stm32f3xx_ll_rcc.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129
  1. /**
  2. ******************************************************************************
  3. * @file stm32f3xx_ll_rcc.c
  4. * @author MCD Application Team
  5. * @brief RCC LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. ******************************************************************************
  16. */
  17. #if defined(USE_FULL_LL_DRIVER)
  18. /* Includes ------------------------------------------------------------------*/
  19. #include "stm32f3xx_ll_rcc.h"
  20. #ifdef USE_FULL_ASSERT
  21. #include "stm32_assert.h"
  22. #else
  23. #define assert_param(expr) ((void)0U)
  24. #endif /* USE_FULL_ASSERT */
  25. /** @addtogroup STM32F3xx_LL_Driver
  26. * @{
  27. */
  28. #if defined(RCC)
  29. /** @defgroup RCC_LL RCC
  30. * @{
  31. */
  32. /* Private types -------------------------------------------------------------*/
  33. /* Private variables ---------------------------------------------------------*/
  34. /** @addtogroup RCC_LL_Private_Variables
  35. * @{
  36. */
  37. #if defined(RCC_CFGR2_ADC1PRES) || defined(RCC_CFGR2_ADCPRE12) || defined(RCC_CFGR2_ADCPRE34)
  38. static const uint16_t aADCPrescTable[16U] = {1U, 2U, 4U, 6U, 8U, 10U, 12U, 16U, 32U, 64U, 128U, 256U, 256U, 256U, 256U, 256U};
  39. #endif /* RCC_CFGR2_ADC1PRES || RCC_CFGR2_ADCPRE12 || RCC_CFGR2_ADCPRE34 */
  40. #if defined(RCC_CFGR_SDPRE)
  41. static const uint8_t aSDADCPrescTable[16U] = {2U, 4U, 6U, 8U, 10U, 12U, 14U, 16U, 20U, 24U, 28U, 32U, 36U, 40U, 44U, 48U};
  42. #endif /* RCC_CFGR_SDPRE */
  43. /**
  44. * @}
  45. */
  46. /* Private constants ---------------------------------------------------------*/
  47. /* Private macros ------------------------------------------------------------*/
  48. /** @addtogroup RCC_LL_Private_Macros
  49. * @{
  50. */
  51. #if defined(RCC_CFGR3_USART2SW) && defined(RCC_CFGR3_USART3SW)
  52. #define IS_LL_RCC_USART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USART1_CLKSOURCE) \
  53. || ((__VALUE__) == LL_RCC_USART2_CLKSOURCE) \
  54. || ((__VALUE__) == LL_RCC_USART3_CLKSOURCE))
  55. #elif defined(RCC_CFGR3_USART2SW) && !defined(RCC_CFGR3_USART3SW)
  56. #define IS_LL_RCC_USART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USART1_CLKSOURCE) \
  57. || ((__VALUE__) == LL_RCC_USART2_CLKSOURCE))
  58. #elif defined(RCC_CFGR3_USART3SW) && !defined(RCC_CFGR3_USART2SW)
  59. #define IS_LL_RCC_USART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USART1_CLKSOURCE) \
  60. || ((__VALUE__) == LL_RCC_USART3_CLKSOURCE))
  61. #else
  62. #define IS_LL_RCC_USART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USART1_CLKSOURCE))
  63. #endif /* RCC_CFGR3_USART2SW && RCC_CFGR3_USART3SW */
  64. #if defined(UART4) && defined(UART5)
  65. #define IS_LL_RCC_UART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_UART4_CLKSOURCE) \
  66. || ((__VALUE__) == LL_RCC_UART5_CLKSOURCE))
  67. #elif defined(UART4)
  68. #define IS_LL_RCC_UART_INSTANCE(__VALUE__) ((__VALUE__) == LL_RCC_UART4_CLKSOURCE)
  69. #elif defined(UART5)
  70. #define IS_LL_RCC_UART_INSTANCE(__VALUE__) ((__VALUE__) == LL_RCC_UART5_CLKSOURCE)
  71. #endif /* UART4 && UART5*/
  72. #if defined(RCC_CFGR3_I2C2SW) && defined(RCC_CFGR3_I2C3SW)
  73. #define IS_LL_RCC_I2C_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_I2C1_CLKSOURCE) \
  74. || ((__VALUE__) == LL_RCC_I2C2_CLKSOURCE) \
  75. || ((__VALUE__) == LL_RCC_I2C3_CLKSOURCE))
  76. #elif defined(RCC_CFGR3_I2C2SW) && !defined(RCC_CFGR3_I2C3SW)
  77. #define IS_LL_RCC_I2C_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_I2C1_CLKSOURCE) \
  78. || ((__VALUE__) == LL_RCC_I2C2_CLKSOURCE))
  79. #elif defined(RCC_CFGR3_I2C3SW) && !defined(RCC_CFGR3_I2C2SW)
  80. #define IS_LL_RCC_I2C_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_I2C1_CLKSOURCE) \
  81. || ((__VALUE__) == LL_RCC_I2C3_CLKSOURCE))
  82. #else
  83. #define IS_LL_RCC_I2C_CLKSOURCE(__VALUE__) ((__VALUE__) == LL_RCC_I2C1_CLKSOURCE)
  84. #endif /* RCC_CFGR3_I2C2SW && RCC_CFGR3_I2C3SW */
  85. #define IS_LL_RCC_I2S_CLKSOURCE(__VALUE__) ((__VALUE__) == LL_RCC_I2S_CLKSOURCE)
  86. #if defined(USB)
  87. #define IS_LL_RCC_USB_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USB_CLKSOURCE))
  88. #endif /* USB */
  89. #if defined(RCC_CFGR_ADCPRE)
  90. #define IS_LL_RCC_ADC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_ADC_CLKSOURCE))
  91. #else
  92. #if defined(RCC_CFGR2_ADC1PRES)
  93. #define IS_LL_RCC_ADC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_ADC1_CLKSOURCE))
  94. #elif defined(RCC_CFGR2_ADCPRE12) && defined(RCC_CFGR2_ADCPRE34)
  95. #define IS_LL_RCC_ADC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_ADC12_CLKSOURCE) \
  96. || ((__VALUE__) == LL_RCC_ADC34_CLKSOURCE))
  97. #else /* RCC_CFGR2_ADCPRE12 */
  98. #define IS_LL_RCC_ADC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_ADC12_CLKSOURCE))
  99. #endif /* RCC_CFGR2_ADC1PRES */
  100. #endif /* RCC_CFGR_ADCPRE */
  101. #if defined(RCC_CFGR_SDPRE)
  102. #define IS_LL_RCC_SDADC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SDADC_CLKSOURCE))
  103. #endif /* RCC_CFGR_SDPRE */
  104. #if defined(CEC)
  105. #define IS_LL_RCC_CEC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_CEC_CLKSOURCE))
  106. #endif /* CEC */
  107. #if defined(RCC_CFGR3_TIMSW)
  108. #if defined(RCC_CFGR3_TIM8SW) && defined(RCC_CFGR3_TIM15SW) && defined(RCC_CFGR3_TIM16SW) \
  109. && defined(RCC_CFGR3_TIM17SW) && defined(RCC_CFGR3_TIM20SW) && defined(RCC_CFGR3_TIM2SW) \
  110. && defined(RCC_CFGR3_TIM34SW)
  111. #define IS_LL_RCC_TIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_TIM1_CLKSOURCE) \
  112. || ((__VALUE__) == LL_RCC_TIM2_CLKSOURCE) \
  113. || ((__VALUE__) == LL_RCC_TIM8_CLKSOURCE) \
  114. || ((__VALUE__) == LL_RCC_TIM15_CLKSOURCE) \
  115. || ((__VALUE__) == LL_RCC_TIM16_CLKSOURCE) \
  116. || ((__VALUE__) == LL_RCC_TIM17_CLKSOURCE) \
  117. || ((__VALUE__) == LL_RCC_TIM20_CLKSOURCE) \
  118. || ((__VALUE__) == LL_RCC_TIM34_CLKSOURCE))
  119. #elif !defined(RCC_CFGR3_TIM8SW) && defined(RCC_CFGR3_TIM15SW) && defined(RCC_CFGR3_TIM16SW) \
  120. && defined(RCC_CFGR3_TIM17SW) && !defined(RCC_CFGR3_TIM20SW) && defined(RCC_CFGR3_TIM2SW) \
  121. && defined(RCC_CFGR3_TIM34SW)
  122. #define IS_LL_RCC_TIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_TIM1_CLKSOURCE) \
  123. || ((__VALUE__) == LL_RCC_TIM2_CLKSOURCE) \
  124. || ((__VALUE__) == LL_RCC_TIM15_CLKSOURCE) \
  125. || ((__VALUE__) == LL_RCC_TIM16_CLKSOURCE) \
  126. || ((__VALUE__) == LL_RCC_TIM17_CLKSOURCE) \
  127. || ((__VALUE__) == LL_RCC_TIM34_CLKSOURCE))
  128. #elif defined(RCC_CFGR3_TIM8SW) && !defined(RCC_CFGR3_TIM15SW) && !defined(RCC_CFGR3_TIM16SW) \
  129. && !defined(RCC_CFGR3_TIM17SW) && !defined(RCC_CFGR3_TIM20SW) && !defined(RCC_CFGR3_TIM2SW) \
  130. && !defined(RCC_CFGR3_TIM34SW)
  131. #define IS_LL_RCC_TIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_TIM1_CLKSOURCE) \
  132. || ((__VALUE__) == LL_RCC_TIM8_CLKSOURCE))
  133. #elif !defined(RCC_CFGR3_TIM8SW) && defined(RCC_CFGR3_TIM15SW) && defined(RCC_CFGR3_TIM16SW) \
  134. && defined(RCC_CFGR3_TIM17SW) && !defined(RCC_CFGR3_TIM20SW) && !defined(RCC_CFGR3_TIM2SW) \
  135. && !defined(RCC_CFGR3_TIM34SW)
  136. #define IS_LL_RCC_TIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_TIM1_CLKSOURCE) \
  137. || ((__VALUE__) == LL_RCC_TIM15_CLKSOURCE) \
  138. || ((__VALUE__) == LL_RCC_TIM16_CLKSOURCE) \
  139. || ((__VALUE__) == LL_RCC_TIM17_CLKSOURCE))
  140. #elif !defined(RCC_CFGR3_TIM8SW) && !defined(RCC_CFGR3_TIM15SW) && !defined(RCC_CFGR3_TIM16SW) \
  141. && !defined(RCC_CFGR3_TIM17SW) && !defined(RCC_CFGR3_TIM20SW) && !defined(RCC_CFGR3_TIM2SW) \
  142. && !defined(RCC_CFGR3_TIM34SW)
  143. #define IS_LL_RCC_TIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_TIM1_CLKSOURCE))
  144. #else
  145. #error "Miss macro"
  146. #endif /* RCC_CFGR3_TIMxSW */
  147. #endif /* RCC_CFGR3_TIMSW */
  148. #if defined(HRTIM1)
  149. #define IS_LL_RCC_HRTIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_HRTIM1_CLKSOURCE))
  150. #endif /* HRTIM1 */
  151. /**
  152. * @}
  153. */
  154. /* Private function prototypes -----------------------------------------------*/
  155. /** @defgroup RCC_LL_Private_Functions RCC Private functions
  156. * @{
  157. */
  158. uint32_t RCC_GetSystemClockFreq(void);
  159. uint32_t RCC_GetHCLKClockFreq(uint32_t SYSCLK_Frequency);
  160. uint32_t RCC_GetPCLK1ClockFreq(uint32_t HCLK_Frequency);
  161. uint32_t RCC_GetPCLK2ClockFreq(uint32_t HCLK_Frequency);
  162. uint32_t RCC_PLL_GetFreqDomain_SYS(void);
  163. /**
  164. * @}
  165. */
  166. /* Exported functions --------------------------------------------------------*/
  167. /** @addtogroup RCC_LL_Exported_Functions
  168. * @{
  169. */
  170. /** @addtogroup RCC_LL_EF_Init
  171. * @{
  172. */
  173. /**
  174. * @brief Reset the RCC clock configuration to the default reset state.
  175. * @note The default reset state of the clock configuration is given below:
  176. * - HSI ON and used as system clock source
  177. * - HSE and PLL OFF
  178. * - AHB, APB1 and APB2 prescaler set to 1.
  179. * - CSS, MCO OFF
  180. * - All interrupts disabled
  181. * @note This function doesn't modify the configuration of the
  182. * - Peripheral clocks
  183. * - LSI, LSE and RTC clocks
  184. * @retval An ErrorStatus enumeration value:
  185. * - SUCCESS: RCC registers are de-initialized
  186. * - ERROR: not applicable
  187. */
  188. ErrorStatus LL_RCC_DeInit(void)
  189. {
  190. __IO uint32_t vl_mask;
  191. /* Set HSION bit */
  192. LL_RCC_HSI_Enable();
  193. /* Wait for HSI READY bit */
  194. while(LL_RCC_HSI_IsReady() != 1U)
  195. {}
  196. /* Set HSITRIM bits to the reset value*/
  197. LL_RCC_HSI_SetCalibTrimming(0x10U);
  198. /* Reset SW, HPRE, PPRE and MCOSEL bits */
  199. vl_mask = 0xFFFFFFFFU;
  200. CLEAR_BIT(vl_mask, (RCC_CFGR_SW | RCC_CFGR_HPRE | RCC_CFGR_PPRE1 |\
  201. RCC_CFGR_PPRE2 | RCC_CFGR_MCOSEL));
  202. /* Write new value in CFGR register */
  203. LL_RCC_WriteReg(CFGR, vl_mask);
  204. /* Wait till system clock source is ready */
  205. while(LL_RCC_GetSysClkSource() != LL_RCC_SYS_CLKSOURCE_STATUS_HSI)
  206. {}
  207. /* Read CR register */
  208. vl_mask = LL_RCC_ReadReg(CR);
  209. /* Reset HSEON, CSSON, PLLON bits */
  210. CLEAR_BIT(vl_mask, (RCC_CR_PLLON | RCC_CR_CSSON | RCC_CR_HSEON));
  211. /* Write new value in CR register */
  212. LL_RCC_WriteReg(CR, vl_mask);
  213. /* Wait for PLL READY bit to be reset */
  214. while(LL_RCC_PLL_IsReady() != 0U)
  215. {}
  216. /* Reset HSEBYP bit */
  217. LL_RCC_HSE_DisableBypass();
  218. /* Reset CFGR register */
  219. LL_RCC_WriteReg(CFGR, 0x00000000U);
  220. /* Reset CFGR2 register */
  221. LL_RCC_WriteReg(CFGR2, 0x00000000U);
  222. /* Reset CFGR3 register */
  223. LL_RCC_WriteReg(CFGR3, 0x00000000U);
  224. /* Clear pending flags */
  225. vl_mask = (LL_RCC_CIR_LSIRDYC | LL_RCC_CIR_LSERDYC | LL_RCC_CIR_HSIRDYC |\
  226. LL_RCC_CIR_HSERDYC | LL_RCC_CIR_PLLRDYC | LL_RCC_CIR_CSSC);
  227. /* Write new value in CIR register */
  228. LL_RCC_WriteReg(CIR, vl_mask);
  229. /* Disable all interrupts */
  230. LL_RCC_WriteReg(CIR, 0x00000000U);
  231. /* Clear reset flags */
  232. LL_RCC_ClearResetFlags();
  233. return SUCCESS;
  234. }
  235. /**
  236. * @}
  237. */
  238. /** @addtogroup RCC_LL_EF_Get_Freq
  239. * @brief Return the frequencies of different on chip clocks; System, AHB, APB1 and APB2 buses clocks
  240. * and different peripheral clocks available on the device.
  241. * @note If SYSCLK source is HSI, function returns values based on HSI_VALUE(**)
  242. * @note If SYSCLK source is HSE, function returns values based on HSE_VALUE(***)
  243. * @note If SYSCLK source is PLL, function returns values based on
  244. * HSI_VALUE(**) or HSE_VALUE(***) multiplied/divided by the PLL factors.
  245. * @note (**) HSI_VALUE is a defined constant but the real value may vary
  246. * depending on the variations in voltage and temperature.
  247. * @note (***) HSE_VALUE is a defined constant, user has to ensure that
  248. * HSE_VALUE is same as the real frequency of the crystal used.
  249. * Otherwise, this function may have wrong result.
  250. * @note The result of this function could be incorrect when using fractional
  251. * value for HSE crystal.
  252. * @note This function can be used by the user application to compute the
  253. * baud-rate for the communication peripherals or configure other parameters.
  254. * @{
  255. */
  256. /**
  257. * @brief Return the frequencies of different on chip clocks; System, AHB, APB1 and APB2 buses clocks
  258. * @note Each time SYSCLK, HCLK, PCLK1 and/or PCLK2 clock changes, this function
  259. * must be called to update structure fields. Otherwise, any
  260. * configuration based on this function will be incorrect.
  261. * @param RCC_Clocks pointer to a @ref LL_RCC_ClocksTypeDef structure which will hold the clocks frequencies
  262. * @retval None
  263. */
  264. void LL_RCC_GetSystemClocksFreq(LL_RCC_ClocksTypeDef *RCC_Clocks)
  265. {
  266. /* Get SYSCLK frequency */
  267. RCC_Clocks->SYSCLK_Frequency = RCC_GetSystemClockFreq();
  268. /* HCLK clock frequency */
  269. RCC_Clocks->HCLK_Frequency = RCC_GetHCLKClockFreq(RCC_Clocks->SYSCLK_Frequency);
  270. /* PCLK1 clock frequency */
  271. RCC_Clocks->PCLK1_Frequency = RCC_GetPCLK1ClockFreq(RCC_Clocks->HCLK_Frequency);
  272. /* PCLK2 clock frequency */
  273. RCC_Clocks->PCLK2_Frequency = RCC_GetPCLK2ClockFreq(RCC_Clocks->HCLK_Frequency);
  274. }
  275. /**
  276. * @brief Return USARTx clock frequency
  277. * @param USARTxSource This parameter can be one of the following values:
  278. * @arg @ref LL_RCC_USART1_CLKSOURCE
  279. * @arg @ref LL_RCC_USART2_CLKSOURCE (*)
  280. * @arg @ref LL_RCC_USART3_CLKSOURCE (*)
  281. *
  282. * (*) value not defined in all devices.
  283. * @retval USART clock frequency (in Hz)
  284. * @arg @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI or LSE) is not ready
  285. */
  286. uint32_t LL_RCC_GetUSARTClockFreq(uint32_t USARTxSource)
  287. {
  288. uint32_t usart_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  289. /* Check parameter */
  290. assert_param(IS_LL_RCC_USART_CLKSOURCE(USARTxSource));
  291. #if defined(RCC_CFGR3_USART1SW)
  292. if (USARTxSource == LL_RCC_USART1_CLKSOURCE)
  293. {
  294. /* USART1CLK clock frequency */
  295. switch (LL_RCC_GetUSARTClockSource(USARTxSource))
  296. {
  297. case LL_RCC_USART1_CLKSOURCE_SYSCLK: /* USART1 Clock is System Clock */
  298. usart_frequency = RCC_GetSystemClockFreq();
  299. break;
  300. case LL_RCC_USART1_CLKSOURCE_HSI: /* USART1 Clock is HSI Osc. */
  301. if (LL_RCC_HSI_IsReady())
  302. {
  303. usart_frequency = HSI_VALUE;
  304. }
  305. break;
  306. case LL_RCC_USART1_CLKSOURCE_LSE: /* USART1 Clock is LSE Osc. */
  307. if (LL_RCC_LSE_IsReady())
  308. {
  309. usart_frequency = LSE_VALUE;
  310. }
  311. break;
  312. #if defined(RCC_CFGR3_USART1SW_PCLK1)
  313. case LL_RCC_USART1_CLKSOURCE_PCLK1: /* USART1 Clock is PCLK1 */
  314. default:
  315. usart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  316. #else
  317. case LL_RCC_USART1_CLKSOURCE_PCLK2: /* USART1 Clock is PCLK2 */
  318. default:
  319. usart_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  320. #endif /* RCC_CFGR3_USART1SW_PCLK1 */
  321. break;
  322. }
  323. }
  324. #endif /* RCC_CFGR3_USART1SW */
  325. #if defined(RCC_CFGR3_USART2SW)
  326. if (USARTxSource == LL_RCC_USART2_CLKSOURCE)
  327. {
  328. /* USART2CLK clock frequency */
  329. switch (LL_RCC_GetUSARTClockSource(USARTxSource))
  330. {
  331. case LL_RCC_USART2_CLKSOURCE_SYSCLK: /* USART2 Clock is System Clock */
  332. usart_frequency = RCC_GetSystemClockFreq();
  333. break;
  334. case LL_RCC_USART2_CLKSOURCE_HSI: /* USART2 Clock is HSI Osc. */
  335. if (LL_RCC_HSI_IsReady())
  336. {
  337. usart_frequency = HSI_VALUE;
  338. }
  339. break;
  340. case LL_RCC_USART2_CLKSOURCE_LSE: /* USART2 Clock is LSE Osc. */
  341. if (LL_RCC_LSE_IsReady())
  342. {
  343. usart_frequency = LSE_VALUE;
  344. }
  345. break;
  346. case LL_RCC_USART2_CLKSOURCE_PCLK1: /* USART2 Clock is PCLK1 */
  347. default:
  348. usart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  349. break;
  350. }
  351. }
  352. #endif /* RCC_CFGR3_USART2SW */
  353. #if defined(RCC_CFGR3_USART3SW)
  354. if (USARTxSource == LL_RCC_USART3_CLKSOURCE)
  355. {
  356. /* USART3CLK clock frequency */
  357. switch (LL_RCC_GetUSARTClockSource(USARTxSource))
  358. {
  359. case LL_RCC_USART3_CLKSOURCE_SYSCLK: /* USART3 Clock is System Clock */
  360. usart_frequency = RCC_GetSystemClockFreq();
  361. break;
  362. case LL_RCC_USART3_CLKSOURCE_HSI: /* USART3 Clock is HSI Osc. */
  363. if (LL_RCC_HSI_IsReady())
  364. {
  365. usart_frequency = HSI_VALUE;
  366. }
  367. break;
  368. case LL_RCC_USART3_CLKSOURCE_LSE: /* USART3 Clock is LSE Osc. */
  369. if (LL_RCC_LSE_IsReady())
  370. {
  371. usart_frequency = LSE_VALUE;
  372. }
  373. break;
  374. case LL_RCC_USART3_CLKSOURCE_PCLK1: /* USART3 Clock is PCLK1 */
  375. default:
  376. usart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  377. break;
  378. }
  379. }
  380. #endif /* RCC_CFGR3_USART3SW */
  381. return usart_frequency;
  382. }
  383. #if defined(UART4) || defined(UART5)
  384. /**
  385. * @brief Return UARTx clock frequency
  386. * @param UARTxSource This parameter can be one of the following values:
  387. * @arg @ref LL_RCC_UART4_CLKSOURCE
  388. * @arg @ref LL_RCC_UART5_CLKSOURCE
  389. * @retval UART clock frequency (in Hz)
  390. * @arg @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI or LSE) is not ready
  391. */
  392. uint32_t LL_RCC_GetUARTClockFreq(uint32_t UARTxSource)
  393. {
  394. uint32_t uart_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  395. /* Check parameter */
  396. assert_param(IS_LL_RCC_UART_CLKSOURCE(UARTxSource));
  397. #if defined(UART4)
  398. if (UARTxSource == LL_RCC_UART4_CLKSOURCE)
  399. {
  400. /* UART4CLK clock frequency */
  401. switch (LL_RCC_GetUARTClockSource(UARTxSource))
  402. {
  403. case LL_RCC_UART4_CLKSOURCE_SYSCLK: /* UART4 Clock is System Clock */
  404. uart_frequency = RCC_GetSystemClockFreq();
  405. break;
  406. case LL_RCC_UART4_CLKSOURCE_HSI: /* UART4 Clock is HSI Osc. */
  407. if (LL_RCC_HSI_IsReady())
  408. {
  409. uart_frequency = HSI_VALUE;
  410. }
  411. break;
  412. case LL_RCC_UART4_CLKSOURCE_LSE: /* UART4 Clock is LSE Osc. */
  413. if (LL_RCC_LSE_IsReady())
  414. {
  415. uart_frequency = LSE_VALUE;
  416. }
  417. break;
  418. case LL_RCC_UART4_CLKSOURCE_PCLK1: /* UART4 Clock is PCLK1 */
  419. default:
  420. uart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  421. break;
  422. }
  423. }
  424. #endif /* UART4 */
  425. #if defined(UART5)
  426. if (UARTxSource == LL_RCC_UART5_CLKSOURCE)
  427. {
  428. /* UART5CLK clock frequency */
  429. switch (LL_RCC_GetUARTClockSource(UARTxSource))
  430. {
  431. case LL_RCC_UART5_CLKSOURCE_SYSCLK: /* UART5 Clock is System Clock */
  432. uart_frequency = RCC_GetSystemClockFreq();
  433. break;
  434. case LL_RCC_UART5_CLKSOURCE_HSI: /* UART5 Clock is HSI Osc. */
  435. if (LL_RCC_HSI_IsReady())
  436. {
  437. uart_frequency = HSI_VALUE;
  438. }
  439. break;
  440. case LL_RCC_UART5_CLKSOURCE_LSE: /* UART5 Clock is LSE Osc. */
  441. if (LL_RCC_LSE_IsReady())
  442. {
  443. uart_frequency = LSE_VALUE;
  444. }
  445. break;
  446. case LL_RCC_UART5_CLKSOURCE_PCLK1: /* UART5 Clock is PCLK1 */
  447. default:
  448. uart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  449. break;
  450. }
  451. }
  452. #endif /* UART5 */
  453. return uart_frequency;
  454. }
  455. #endif /* UART4 || UART5 */
  456. /**
  457. * @brief Return I2Cx clock frequency
  458. * @param I2CxSource This parameter can be one of the following values:
  459. * @arg @ref LL_RCC_I2C1_CLKSOURCE
  460. * @arg @ref LL_RCC_I2C2_CLKSOURCE (*)
  461. * @arg @ref LL_RCC_I2C3_CLKSOURCE (*)
  462. *
  463. * (*) value not defined in all devices
  464. * @retval I2C clock frequency (in Hz)
  465. * @arg @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that HSI oscillator is not ready
  466. */
  467. uint32_t LL_RCC_GetI2CClockFreq(uint32_t I2CxSource)
  468. {
  469. uint32_t i2c_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  470. /* Check parameter */
  471. assert_param(IS_LL_RCC_I2C_CLKSOURCE(I2CxSource));
  472. /* I2C1 CLK clock frequency */
  473. if (I2CxSource == LL_RCC_I2C1_CLKSOURCE)
  474. {
  475. switch (LL_RCC_GetI2CClockSource(I2CxSource))
  476. {
  477. case LL_RCC_I2C1_CLKSOURCE_SYSCLK: /* I2C1 Clock is System Clock */
  478. i2c_frequency = RCC_GetSystemClockFreq();
  479. break;
  480. case LL_RCC_I2C1_CLKSOURCE_HSI: /* I2C1 Clock is HSI Osc. */
  481. default:
  482. if (LL_RCC_HSI_IsReady())
  483. {
  484. i2c_frequency = HSI_VALUE;
  485. }
  486. break;
  487. }
  488. }
  489. #if defined(RCC_CFGR3_I2C2SW)
  490. /* I2C2 CLK clock frequency */
  491. if (I2CxSource == LL_RCC_I2C2_CLKSOURCE)
  492. {
  493. switch (LL_RCC_GetI2CClockSource(I2CxSource))
  494. {
  495. case LL_RCC_I2C2_CLKSOURCE_SYSCLK: /* I2C2 Clock is System Clock */
  496. i2c_frequency = RCC_GetSystemClockFreq();
  497. break;
  498. case LL_RCC_I2C2_CLKSOURCE_HSI: /* I2C2 Clock is HSI Osc. */
  499. default:
  500. if (LL_RCC_HSI_IsReady())
  501. {
  502. i2c_frequency = HSI_VALUE;
  503. }
  504. break;
  505. }
  506. }
  507. #endif /*RCC_CFGR3_I2C2SW*/
  508. #if defined(RCC_CFGR3_I2C3SW)
  509. /* I2C3 CLK clock frequency */
  510. if (I2CxSource == LL_RCC_I2C3_CLKSOURCE)
  511. {
  512. switch (LL_RCC_GetI2CClockSource(I2CxSource))
  513. {
  514. case LL_RCC_I2C3_CLKSOURCE_SYSCLK: /* I2C3 Clock is System Clock */
  515. i2c_frequency = RCC_GetSystemClockFreq();
  516. break;
  517. case LL_RCC_I2C3_CLKSOURCE_HSI: /* I2C3 Clock is HSI Osc. */
  518. default:
  519. if (LL_RCC_HSI_IsReady())
  520. {
  521. i2c_frequency = HSI_VALUE;
  522. }
  523. break;
  524. }
  525. }
  526. #endif /*RCC_CFGR3_I2C3SW*/
  527. return i2c_frequency;
  528. }
  529. #if defined(RCC_CFGR_I2SSRC)
  530. /**
  531. * @brief Return I2Sx clock frequency
  532. * @param I2SxSource This parameter can be one of the following values:
  533. * @arg @ref LL_RCC_I2S_CLKSOURCE
  534. * @retval I2S clock frequency (in Hz)
  535. * @arg @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that external clock is used */
  536. uint32_t LL_RCC_GetI2SClockFreq(uint32_t I2SxSource)
  537. {
  538. uint32_t i2s_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  539. /* Check parameter */
  540. assert_param(IS_LL_RCC_I2S_CLKSOURCE(I2SxSource));
  541. /* I2S1CLK clock frequency */
  542. switch (LL_RCC_GetI2SClockSource(I2SxSource))
  543. {
  544. case LL_RCC_I2S_CLKSOURCE_SYSCLK: /*!< System clock selected as I2S clock source */
  545. i2s_frequency = RCC_GetSystemClockFreq();
  546. break;
  547. /* If an external I2S clock has to be used, LL_RCC_SetI2SClockSource(LL_RCC_I2S_CLKSOURCE_PIN)
  548. have to be called in the main after calling SystemClock_Config() */
  549. case LL_RCC_I2S_CLKSOURCE_PIN: /*!< External clock selected as I2S clock source */
  550. i2s_frequency = EXTERNAL_CLOCK_VALUE;
  551. break;
  552. default:
  553. i2s_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  554. break;
  555. }
  556. return i2s_frequency;
  557. }
  558. #endif /* RCC_CFGR_I2SSRC */
  559. #if defined(USB)
  560. /**
  561. * @brief Return USBx clock frequency
  562. * @param USBxSource This parameter can be one of the following values:
  563. * @arg @ref LL_RCC_USB_CLKSOURCE
  564. * @retval USB clock frequency (in Hz)
  565. * @arg @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI48) or PLL is not ready
  566. * @arg @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that no clock source selected
  567. */
  568. uint32_t LL_RCC_GetUSBClockFreq(uint32_t USBxSource)
  569. {
  570. uint32_t usb_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  571. /* Check parameter */
  572. assert_param(IS_LL_RCC_USB_CLKSOURCE(USBxSource));
  573. /* USBCLK clock frequency */
  574. switch (LL_RCC_GetUSBClockSource(USBxSource))
  575. {
  576. case LL_RCC_USB_CLKSOURCE_PLL: /* PLL clock used as USB clock source */
  577. if (LL_RCC_PLL_IsReady())
  578. {
  579. usb_frequency = RCC_PLL_GetFreqDomain_SYS();
  580. }
  581. break;
  582. case LL_RCC_USB_CLKSOURCE_PLL_DIV_1_5: /* PLL clock used as USB clock source */
  583. default:
  584. if (LL_RCC_PLL_IsReady())
  585. {
  586. usb_frequency = (RCC_PLL_GetFreqDomain_SYS() * 3U) / 2U;
  587. }
  588. break;
  589. }
  590. return usb_frequency;
  591. }
  592. #endif /* USB */
  593. #if defined(RCC_CFGR_ADCPRE) || defined(RCC_CFGR2_ADC1PRES) || defined(RCC_CFGR2_ADCPRE12) || defined(RCC_CFGR2_ADCPRE34)
  594. /**
  595. * @brief Return ADCx clock frequency
  596. * @param ADCxSource This parameter can be one of the following values:
  597. * @arg @ref LL_RCC_ADC_CLKSOURCE (*)
  598. * @arg @ref LL_RCC_ADC1_CLKSOURCE (*)
  599. * @arg @ref LL_RCC_ADC12_CLKSOURCE (*)
  600. * @arg @ref LL_RCC_ADC34_CLKSOURCE (*)
  601. *
  602. * (*) value not defined in all devices
  603. * @retval ADC clock frequency (in Hz)
  604. */
  605. uint32_t LL_RCC_GetADCClockFreq(uint32_t ADCxSource)
  606. {
  607. uint32_t adc_prescaler = 0U;
  608. uint32_t adc_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  609. /* Check parameter */
  610. assert_param(IS_LL_RCC_ADC_CLKSOURCE(ADCxSource));
  611. /* Get ADC prescaler */
  612. adc_prescaler = LL_RCC_GetADCClockSource(ADCxSource);
  613. #if defined(RCC_CFGR_ADCPRE)
  614. /* ADC frequency = PCLK2 frequency / ADC prescaler (2, 4, 6 or 8) */
  615. adc_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()))
  616. / (((adc_prescaler >> POSITION_VAL(ADCxSource)) + 1U) * 2U);
  617. #else
  618. if ((adc_prescaler & 0x0000FFFFU) == ((uint32_t)0x00000000U))
  619. {
  620. /* ADC frequency = HCLK frequency */
  621. adc_frequency = RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq());
  622. }
  623. else
  624. {
  625. /* ADC frequency = PCLK2 frequency / ADC prescaler (from 1 to 256) */
  626. adc_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()))
  627. / (aADCPrescTable[((adc_prescaler & 0x0000FFFFU) >> POSITION_VAL(ADCxSource)) & 0xFU]);
  628. }
  629. #endif /* RCC_CFGR_ADCPRE */
  630. return adc_frequency;
  631. }
  632. #endif /*RCC_CFGR_ADCPRE || RCC_CFGR2_ADC1PRES || RCC_CFGR2_ADCPRE12 || RCC_CFGR2_ADCPRE34 */
  633. #if defined(RCC_CFGR_SDPRE)
  634. /**
  635. * @brief Return SDADCx clock frequency
  636. * @param SDADCxSource This parameter can be one of the following values:
  637. * @arg @ref LL_RCC_SDADC_CLKSOURCE
  638. * @retval SDADC clock frequency (in Hz)
  639. */
  640. uint32_t LL_RCC_GetSDADCClockFreq(uint32_t SDADCxSource)
  641. {
  642. uint32_t sdadc_prescaler = 0U;
  643. uint32_t sdadc_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  644. /* Check parameter */
  645. assert_param(IS_LL_RCC_SDADC_CLKSOURCE(SDADCxSource));
  646. /* Get SDADC prescaler */
  647. sdadc_prescaler = LL_RCC_GetSDADCClockSource(SDADCxSource);
  648. /* SDADC frequency = SYSTEM frequency / SDADC prescaler (from 2 to 48) */
  649. sdadc_frequency = RCC_GetSystemClockFreq()
  650. / (aSDADCPrescTable[(sdadc_prescaler >> POSITION_VAL(SDADCxSource)) & 0xFU]);
  651. return sdadc_frequency;
  652. }
  653. #endif /*RCC_CFGR_SDPRE */
  654. #if defined(CEC)
  655. /**
  656. * @brief Return CECx clock frequency
  657. * @param CECxSource This parameter can be one of the following values:
  658. * @arg @ref LL_RCC_CEC_CLKSOURCE
  659. * @retval CEC clock frequency (in Hz)
  660. * @arg @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillators (HSI or LSE) are not ready
  661. */
  662. uint32_t LL_RCC_GetCECClockFreq(uint32_t CECxSource)
  663. {
  664. uint32_t cec_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  665. /* Check parameter */
  666. assert_param(IS_LL_RCC_CEC_CLKSOURCE(CECxSource));
  667. /* CECCLK clock frequency */
  668. switch (LL_RCC_GetCECClockSource(CECxSource))
  669. {
  670. case LL_RCC_CEC_CLKSOURCE_HSI_DIV244: /* HSI / 244 clock used as CEC clock source */
  671. if (LL_RCC_HSI_IsReady())
  672. {
  673. cec_frequency = HSI_VALUE / 244U;
  674. }
  675. break;
  676. case LL_RCC_CEC_CLKSOURCE_LSE: /* LSE clock used as CEC clock source */
  677. default:
  678. if (LL_RCC_LSE_IsReady())
  679. {
  680. cec_frequency = LSE_VALUE;
  681. }
  682. break;
  683. }
  684. return cec_frequency;
  685. }
  686. #endif /* CEC */
  687. #if defined(RCC_CFGR3_TIMSW)
  688. /**
  689. * @brief Return TIMx clock frequency
  690. * @param TIMxSource This parameter can be one of the following values:
  691. * @arg @ref LL_RCC_TIM1_CLKSOURCE
  692. * @arg @ref LL_RCC_TIM8_CLKSOURCE (*)
  693. * @arg @ref LL_RCC_TIM15_CLKSOURCE (*)
  694. * @arg @ref LL_RCC_TIM16_CLKSOURCE (*)
  695. * @arg @ref LL_RCC_TIM17_CLKSOURCE (*)
  696. * @arg @ref LL_RCC_TIM20_CLKSOURCE (*)
  697. * @arg @ref LL_RCC_TIM2_CLKSOURCE (*)
  698. * @arg @ref LL_RCC_TIM34_CLKSOURCE (*)
  699. *
  700. * (*) value not defined in all devices
  701. * @retval TIM clock frequency (in Hz)
  702. */
  703. uint32_t LL_RCC_GetTIMClockFreq(uint32_t TIMxSource)
  704. {
  705. uint32_t tim_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  706. /* Check parameter */
  707. assert_param(IS_LL_RCC_TIM_CLKSOURCE(TIMxSource));
  708. if (TIMxSource == LL_RCC_TIM1_CLKSOURCE)
  709. {
  710. /* TIM1CLK clock frequency */
  711. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM1_CLKSOURCE) == LL_RCC_TIM1_CLKSOURCE_PCLK2)
  712. {
  713. /* PCLK2 used as TIM1 clock source */
  714. tim_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  715. }
  716. else /* LL_RCC_TIM1_CLKSOURCE_PLL */
  717. {
  718. /* PLL clock used as TIM1 clock source */
  719. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  720. }
  721. }
  722. #if defined(RCC_CFGR3_TIM8SW)
  723. if (TIMxSource == LL_RCC_TIM8_CLKSOURCE)
  724. {
  725. /* TIM8CLK clock frequency */
  726. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM8_CLKSOURCE) == LL_RCC_TIM8_CLKSOURCE_PCLK2)
  727. {
  728. /* PCLK2 used as TIM8 clock source */
  729. tim_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  730. }
  731. else /* LL_RCC_TIM8_CLKSOURCE_PLL */
  732. {
  733. /* PLL clock used as TIM8 clock source */
  734. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  735. }
  736. }
  737. #endif /*RCC_CFGR3_TIM8SW*/
  738. #if defined(RCC_CFGR3_TIM15SW)
  739. if (TIMxSource == LL_RCC_TIM15_CLKSOURCE)
  740. {
  741. /* TIM15CLK clock frequency */
  742. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM15_CLKSOURCE) == LL_RCC_TIM15_CLKSOURCE_PCLK2)
  743. {
  744. /* PCLK2 used as TIM15 clock source */
  745. tim_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  746. }
  747. else /* LL_RCC_TIM15_CLKSOURCE_PLL */
  748. {
  749. /* PLL clock used as TIM15 clock source */
  750. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  751. }
  752. }
  753. #endif /*RCC_CFGR3_TIM15SW*/
  754. #if defined(RCC_CFGR3_TIM16SW)
  755. if (TIMxSource == LL_RCC_TIM16_CLKSOURCE)
  756. {
  757. /* TIM16CLK clock frequency */
  758. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM16_CLKSOURCE) == LL_RCC_TIM16_CLKSOURCE_PCLK2)
  759. {
  760. /* PCLK2 used as TIM16 clock source */
  761. tim_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  762. }
  763. else /* LL_RCC_TIM16_CLKSOURCE_PLL */
  764. {
  765. /* PLL clock used as TIM16 clock source */
  766. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  767. }
  768. }
  769. #endif /*RCC_CFGR3_TIM16SW*/
  770. #if defined(RCC_CFGR3_TIM17SW)
  771. if (TIMxSource == LL_RCC_TIM17_CLKSOURCE)
  772. {
  773. /* TIM17CLK clock frequency */
  774. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM17_CLKSOURCE) == LL_RCC_TIM17_CLKSOURCE_PCLK2)
  775. {
  776. /* PCLK2 used as TIM17 clock source */
  777. tim_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  778. }
  779. else /* LL_RCC_TIM17_CLKSOURCE_PLL */
  780. {
  781. /* PLL clock used as TIM17 clock source */
  782. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  783. }
  784. }
  785. #endif /*RCC_CFGR3_TIM17SW*/
  786. #if defined(RCC_CFGR3_TIM20SW)
  787. if (TIMxSource == LL_RCC_TIM20_CLKSOURCE)
  788. {
  789. /* TIM20CLK clock frequency */
  790. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM20_CLKSOURCE) == LL_RCC_TIM20_CLKSOURCE_PCLK2)
  791. {
  792. /* PCLK2 used as TIM20 clock source */
  793. tim_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  794. }
  795. else /* LL_RCC_TIM20_CLKSOURCE_PLL */
  796. {
  797. /* PLL clock used as TIM20 clock source */
  798. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  799. }
  800. }
  801. #endif /*RCC_CFGR3_TIM20SW*/
  802. #if defined(RCC_CFGR3_TIM2SW)
  803. if (TIMxSource == LL_RCC_TIM2_CLKSOURCE)
  804. {
  805. /* TIM2CLK clock frequency */
  806. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM2_CLKSOURCE) == LL_RCC_TIM2_CLKSOURCE_PCLK1)
  807. {
  808. /* PCLK1 used as TIM2 clock source */
  809. tim_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  810. }
  811. else /* LL_RCC_TIM2_CLKSOURCE_PLL */
  812. {
  813. /* PLL clock used as TIM2 clock source */
  814. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  815. }
  816. }
  817. #endif /*RCC_CFGR3_TIM2SW*/
  818. #if defined(RCC_CFGR3_TIM34SW)
  819. if (TIMxSource == LL_RCC_TIM34_CLKSOURCE)
  820. {
  821. /* TIM3/4 CLK clock frequency */
  822. if (LL_RCC_GetTIMClockSource(LL_RCC_TIM34_CLKSOURCE) == LL_RCC_TIM34_CLKSOURCE_PCLK1)
  823. {
  824. /* PCLK1 used as TIM3/4 clock source */
  825. tim_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  826. }
  827. else /* LL_RCC_TIM34_CLKSOURCE_PLL */
  828. {
  829. /* PLL clock used as TIM3/4 clock source */
  830. tim_frequency = RCC_PLL_GetFreqDomain_SYS();
  831. }
  832. }
  833. #endif /*RCC_CFGR3_TIM34SW*/
  834. return tim_frequency;
  835. }
  836. #endif /*RCC_CFGR3_TIMSW*/
  837. #if defined(HRTIM1)
  838. /**
  839. * @brief Return HRTIMx clock frequency
  840. * @param HRTIMxSource This parameter can be one of the following values:
  841. * @arg @ref LL_RCC_HRTIM1_CLKSOURCE
  842. * @retval HRTIM clock frequency (in Hz)
  843. */
  844. uint32_t LL_RCC_GetHRTIMClockFreq(uint32_t HRTIMxSource)
  845. {
  846. uint32_t hrtim_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  847. /* Check parameter */
  848. assert_param(IS_LL_RCC_HRTIM_CLKSOURCE(HRTIMxSource));
  849. /* HRTIM1CLK clock frequency */
  850. if (LL_RCC_GetHRTIMClockSource(LL_RCC_HRTIM1_CLKSOURCE) == LL_RCC_HRTIM1_CLKSOURCE_PCLK2)
  851. {
  852. /* PCLK2 used as HRTIM1 clock source */
  853. hrtim_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  854. }
  855. else /* LL_RCC_HRTIM1_CLKSOURCE_PLL */
  856. {
  857. /* PLL clock used as HRTIM1 clock source */
  858. hrtim_frequency = RCC_PLL_GetFreqDomain_SYS();
  859. }
  860. return hrtim_frequency;
  861. }
  862. #endif /* HRTIM1 */
  863. /**
  864. * @}
  865. */
  866. /**
  867. * @}
  868. */
  869. /** @addtogroup RCC_LL_Private_Functions
  870. * @{
  871. */
  872. /**
  873. * @brief Return SYSTEM clock frequency
  874. * @retval SYSTEM clock frequency (in Hz)
  875. */
  876. uint32_t RCC_GetSystemClockFreq(void)
  877. {
  878. uint32_t frequency = 0U;
  879. /* Get SYSCLK source -------------------------------------------------------*/
  880. switch (LL_RCC_GetSysClkSource())
  881. {
  882. case LL_RCC_SYS_CLKSOURCE_STATUS_HSI: /* HSI used as system clock source */
  883. frequency = HSI_VALUE;
  884. break;
  885. case LL_RCC_SYS_CLKSOURCE_STATUS_HSE: /* HSE used as system clock source */
  886. frequency = HSE_VALUE;
  887. break;
  888. case LL_RCC_SYS_CLKSOURCE_STATUS_PLL: /* PLL used as system clock source */
  889. frequency = RCC_PLL_GetFreqDomain_SYS();
  890. break;
  891. default:
  892. frequency = HSI_VALUE;
  893. break;
  894. }
  895. return frequency;
  896. }
  897. /**
  898. * @brief Return HCLK clock frequency
  899. * @param SYSCLK_Frequency SYSCLK clock frequency
  900. * @retval HCLK clock frequency (in Hz)
  901. */
  902. uint32_t RCC_GetHCLKClockFreq(uint32_t SYSCLK_Frequency)
  903. {
  904. /* HCLK clock frequency */
  905. return __LL_RCC_CALC_HCLK_FREQ(SYSCLK_Frequency, LL_RCC_GetAHBPrescaler());
  906. }
  907. /**
  908. * @brief Return PCLK1 clock frequency
  909. * @param HCLK_Frequency HCLK clock frequency
  910. * @retval PCLK1 clock frequency (in Hz)
  911. */
  912. uint32_t RCC_GetPCLK1ClockFreq(uint32_t HCLK_Frequency)
  913. {
  914. /* PCLK1 clock frequency */
  915. return __LL_RCC_CALC_PCLK1_FREQ(HCLK_Frequency, LL_RCC_GetAPB1Prescaler());
  916. }
  917. /**
  918. * @brief Return PCLK2 clock frequency
  919. * @param HCLK_Frequency HCLK clock frequency
  920. * @retval PCLK2 clock frequency (in Hz)
  921. */
  922. uint32_t RCC_GetPCLK2ClockFreq(uint32_t HCLK_Frequency)
  923. {
  924. /* PCLK2 clock frequency */
  925. return __LL_RCC_CALC_PCLK2_FREQ(HCLK_Frequency, LL_RCC_GetAPB2Prescaler());
  926. }
  927. /**
  928. * @brief Return PLL clock frequency used for system domain
  929. * @retval PLL clock frequency (in Hz)
  930. */
  931. uint32_t RCC_PLL_GetFreqDomain_SYS(void)
  932. {
  933. uint32_t pllinputfreq = 0U, pllsource = 0U;
  934. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLL divider) * PLL Multiplicator */
  935. /* Get PLL source */
  936. pllsource = LL_RCC_PLL_GetMainSource();
  937. switch (pllsource)
  938. {
  939. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  940. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  941. pllinputfreq = HSI_VALUE;
  942. #else
  943. case LL_RCC_PLLSOURCE_HSI_DIV_2: /* HSI used as PLL clock source */
  944. pllinputfreq = HSI_VALUE / 2U;
  945. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  946. break;
  947. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  948. pllinputfreq = HSE_VALUE;
  949. break;
  950. default:
  951. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  952. pllinputfreq = HSI_VALUE;
  953. #else
  954. pllinputfreq = HSI_VALUE / 2U;
  955. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  956. break;
  957. }
  958. #if defined(RCC_PLLSRC_PREDIV1_SUPPORT)
  959. return __LL_RCC_CALC_PLLCLK_FREQ(pllinputfreq, LL_RCC_PLL_GetMultiplicator(), LL_RCC_PLL_GetPrediv());
  960. #else
  961. return __LL_RCC_CALC_PLLCLK_FREQ((pllinputfreq / (LL_RCC_PLL_GetPrediv() + 1U)), LL_RCC_PLL_GetMultiplicator());
  962. #endif /* RCC_PLLSRC_PREDIV1_SUPPORT */
  963. }
  964. /**
  965. * @}
  966. */
  967. /**
  968. * @}
  969. */
  970. #endif /* defined(RCC) */
  971. /**
  972. * @}
  973. */
  974. #endif /* USE_FULL_LL_DRIVER */