stm32f3xx_hal_rcc.h 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737
  1. /**
  2. ******************************************************************************
  3. * @file stm32f3xx_hal_rcc.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. ******************************************************************************
  16. */
  17. /* Define to prevent recursive inclusion -------------------------------------*/
  18. #ifndef __STM32F3xx_HAL_RCC_H
  19. #define __STM32F3xx_HAL_RCC_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. /* Includes ------------------------------------------------------------------*/
  24. #include "stm32f3xx_hal_def.h"
  25. /** @addtogroup STM32F3xx_HAL_Driver
  26. * @{
  27. */
  28. /** @addtogroup RCC
  29. * @{
  30. */
  31. /** @addtogroup RCC_Private_Constants
  32. * @{
  33. */
  34. /** @defgroup RCC_Timeout RCC Timeout
  35. * @{
  36. */
  37. /* Disable Backup domain write protection state change timeout */
  38. #define RCC_DBP_TIMEOUT_VALUE (100U) /* 100 ms */
  39. /* LSE state change timeout */
  40. #define RCC_LSE_TIMEOUT_VALUE LSE_STARTUP_TIMEOUT
  41. #define CLOCKSWITCH_TIMEOUT_VALUE (5000U) /* 5 s */
  42. #define HSE_TIMEOUT_VALUE HSE_STARTUP_TIMEOUT
  43. #define HSI_TIMEOUT_VALUE (2U) /* 2 ms (minimum Tick + 1U) */
  44. #define LSI_TIMEOUT_VALUE (2U) /* 2 ms (minimum Tick + 1U) */
  45. #define PLL_TIMEOUT_VALUE (2U) /* 2 ms (minimum Tick + 1U) */
  46. /**
  47. * @}
  48. */
  49. /** @defgroup RCC_Register_Offset Register offsets
  50. * @{
  51. */
  52. #define RCC_OFFSET (RCC_BASE - PERIPH_BASE)
  53. #define RCC_CR_OFFSET 0x00
  54. #define RCC_CFGR_OFFSET 0x04
  55. #define RCC_CIR_OFFSET 0x08
  56. #define RCC_BDCR_OFFSET 0x20
  57. #define RCC_CSR_OFFSET 0x24
  58. /**
  59. * @}
  60. */
  61. /** @defgroup RCC_BitAddress_AliasRegion BitAddress AliasRegion
  62. * @brief RCC registers bit address in the alias region
  63. * @{
  64. */
  65. #define RCC_CR_OFFSET_BB (RCC_OFFSET + RCC_CR_OFFSET)
  66. #define RCC_CFGR_OFFSET_BB (RCC_OFFSET + RCC_CFGR_OFFSET)
  67. #define RCC_CIR_OFFSET_BB (RCC_OFFSET + RCC_CIR_OFFSET)
  68. #define RCC_BDCR_OFFSET_BB (RCC_OFFSET + RCC_BDCR_OFFSET)
  69. #define RCC_CSR_OFFSET_BB (RCC_OFFSET + RCC_CSR_OFFSET)
  70. /* --- CR Register ---*/
  71. /* Alias word address of HSION bit */
  72. #define RCC_HSION_BIT_NUMBER POSITION_VAL(RCC_CR_HSION)
  73. #define RCC_CR_HSION_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_CR_OFFSET_BB * 32U) + (RCC_HSION_BIT_NUMBER * 4U)))
  74. /* Alias word address of HSEON bit */
  75. #define RCC_HSEON_BIT_NUMBER POSITION_VAL(RCC_CR_HSEON)
  76. #define RCC_CR_HSEON_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_CR_OFFSET_BB * 32U) + (RCC_HSEON_BIT_NUMBER * 4U)))
  77. /* Alias word address of CSSON bit */
  78. #define RCC_CSSON_BIT_NUMBER POSITION_VAL(RCC_CR_CSSON)
  79. #define RCC_CR_CSSON_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_CR_OFFSET_BB * 32U) + (RCC_CSSON_BIT_NUMBER * 4U)))
  80. /* Alias word address of PLLON bit */
  81. #define RCC_PLLON_BIT_NUMBER POSITION_VAL(RCC_CR_PLLON)
  82. #define RCC_CR_PLLON_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_CR_OFFSET_BB * 32U) + (RCC_PLLON_BIT_NUMBER * 4U)))
  83. /* --- CSR Register ---*/
  84. /* Alias word address of LSION bit */
  85. #define RCC_LSION_BIT_NUMBER POSITION_VAL(RCC_CSR_LSION)
  86. #define RCC_CSR_LSION_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_CSR_OFFSET_BB * 32U) + (RCC_LSION_BIT_NUMBER * 4U)))
  87. /* Alias word address of RMVF bit */
  88. #define RCC_RMVF_BIT_NUMBER POSITION_VAL(RCC_CSR_RMVF)
  89. #define RCC_CSR_RMVF_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_CSR_OFFSET_BB * 32U) + (RCC_RMVF_BIT_NUMBER * 4U)))
  90. /* --- BDCR Registers ---*/
  91. /* Alias word address of LSEON bit */
  92. #define RCC_LSEON_BIT_NUMBER POSITION_VAL(RCC_BDCR_LSEON)
  93. #define RCC_BDCR_LSEON_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_BDCR_OFFSET_BB * 32U) + (RCC_LSEON_BIT_NUMBER * 4U)))
  94. /* Alias word address of LSEON bit */
  95. #define RCC_LSEBYP_BIT_NUMBER POSITION_VAL(RCC_BDCR_LSEBYP)
  96. #define RCC_BDCR_LSEBYP_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_BDCR_OFFSET_BB * 32U) + (RCC_LSEBYP_BIT_NUMBER * 4U)))
  97. /* Alias word address of RTCEN bit */
  98. #define RCC_RTCEN_BIT_NUMBER POSITION_VAL(RCC_BDCR_RTCEN)
  99. #define RCC_BDCR_RTCEN_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_BDCR_OFFSET_BB * 32U) + (RCC_RTCEN_BIT_NUMBER * 4U)))
  100. /* Alias word address of BDRST bit */
  101. #define RCC_BDRST_BIT_NUMBER POSITION_VAL(RCC_BDCR_BDRST)
  102. #define RCC_BDCR_BDRST_BB ((uint32_t)(PERIPH_BB_BASE + (RCC_BDCR_OFFSET_BB * 32U) + (RCC_BDRST_BIT_NUMBER * 4U)))
  103. /**
  104. * @}
  105. */
  106. /* CR register byte 2 (Bits[23:16]) base address */
  107. #define RCC_CR_BYTE2_ADDRESS ((uint32_t)(RCC_BASE + RCC_CR_OFFSET + 0x02U))
  108. /* CIR register byte 1 (Bits[15:8]) base address */
  109. #define RCC_CIR_BYTE1_ADDRESS ((uint32_t)(RCC_BASE + RCC_CIR_OFFSET + 0x01U))
  110. /* CIR register byte 2 (Bits[23:16]) base address */
  111. #define RCC_CIR_BYTE2_ADDRESS ((uint32_t)(RCC_BASE + RCC_CIR_OFFSET + 0x02U))
  112. /* Defines used for Flags */
  113. #define CR_REG_INDEX ((uint8_t)1U)
  114. #define BDCR_REG_INDEX ((uint8_t)2U)
  115. #define CSR_REG_INDEX ((uint8_t)3U)
  116. #define CFGR_REG_INDEX ((uint8_t)4U)
  117. #define RCC_FLAG_MASK ((uint8_t)0x1FU)
  118. /**
  119. * @}
  120. */
  121. /** @addtogroup RCC_Private_Macros
  122. * @{
  123. */
  124. #define IS_RCC_PLLSOURCE(__SOURCE__) (((__SOURCE__) == RCC_PLLSOURCE_HSI) || \
  125. ((__SOURCE__) == RCC_PLLSOURCE_HSE))
  126. #define IS_RCC_OSCILLATORTYPE(__OSCILLATOR__) (((__OSCILLATOR__) == RCC_OSCILLATORTYPE_NONE) || \
  127. (((__OSCILLATOR__) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE) || \
  128. (((__OSCILLATOR__) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI) || \
  129. (((__OSCILLATOR__) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI) || \
  130. (((__OSCILLATOR__) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE))
  131. #define IS_RCC_HSE(__HSE__) (((__HSE__) == RCC_HSE_OFF) || ((__HSE__) == RCC_HSE_ON) || \
  132. ((__HSE__) == RCC_HSE_BYPASS))
  133. #define IS_RCC_LSE(__LSE__) (((__LSE__) == RCC_LSE_OFF) || ((__LSE__) == RCC_LSE_ON) || \
  134. ((__LSE__) == RCC_LSE_BYPASS))
  135. #define IS_RCC_HSI(__HSI__) (((__HSI__) == RCC_HSI_OFF) || ((__HSI__) == RCC_HSI_ON))
  136. #define IS_RCC_CALIBRATION_VALUE(__VALUE__) ((__VALUE__) <= 0x1FU)
  137. #define IS_RCC_LSI(__LSI__) (((__LSI__) == RCC_LSI_OFF) || ((__LSI__) == RCC_LSI_ON))
  138. #define IS_RCC_PLL(__PLL__) (((__PLL__) == RCC_PLL_NONE) || ((__PLL__) == RCC_PLL_OFF) || \
  139. ((__PLL__) == RCC_PLL_ON))
  140. #if defined(RCC_CFGR_PLLSRC_HSI_PREDIV)
  141. #define IS_RCC_PREDIV(__PREDIV__) (((__PREDIV__) == RCC_PREDIV_DIV1) || ((__PREDIV__) == RCC_PREDIV_DIV2) || \
  142. ((__PREDIV__) == RCC_PREDIV_DIV3) || ((__PREDIV__) == RCC_PREDIV_DIV4) || \
  143. ((__PREDIV__) == RCC_PREDIV_DIV5) || ((__PREDIV__) == RCC_PREDIV_DIV6) || \
  144. ((__PREDIV__) == RCC_PREDIV_DIV7) || ((__PREDIV__) == RCC_PREDIV_DIV8) || \
  145. ((__PREDIV__) == RCC_PREDIV_DIV9) || ((__PREDIV__) == RCC_PREDIV_DIV10) || \
  146. ((__PREDIV__) == RCC_PREDIV_DIV11) || ((__PREDIV__) == RCC_PREDIV_DIV12) || \
  147. ((__PREDIV__) == RCC_PREDIV_DIV13) || ((__PREDIV__) == RCC_PREDIV_DIV14) || \
  148. ((__PREDIV__) == RCC_PREDIV_DIV15) || ((__PREDIV__) == RCC_PREDIV_DIV16))
  149. #else
  150. #define IS_RCC_PLL_DIV(__DIV__) (((__DIV__) == RCC_PLL_DIV2) || \
  151. ((__DIV__) == RCC_PLL_DIV3) || ((__DIV__) == RCC_PLL_DIV4))
  152. #endif
  153. #if defined(RCC_CFGR_PLLSRC_HSI_DIV2)
  154. #define IS_RCC_HSE_PREDIV(DIV) (((DIV) == RCC_HSE_PREDIV_DIV1) || ((DIV) == RCC_HSE_PREDIV_DIV2) || \
  155. ((DIV) == RCC_HSE_PREDIV_DIV3) || ((DIV) == RCC_HSE_PREDIV_DIV4) || \
  156. ((DIV) == RCC_HSE_PREDIV_DIV5) || ((DIV) == RCC_HSE_PREDIV_DIV6) || \
  157. ((DIV) == RCC_HSE_PREDIV_DIV7) || ((DIV) == RCC_HSE_PREDIV_DIV8) || \
  158. ((DIV) == RCC_HSE_PREDIV_DIV9) || ((DIV) == RCC_HSE_PREDIV_DIV10) || \
  159. ((DIV) == RCC_HSE_PREDIV_DIV11) || ((DIV) == RCC_HSE_PREDIV_DIV12) || \
  160. ((DIV) == RCC_HSE_PREDIV_DIV13) || ((DIV) == RCC_HSE_PREDIV_DIV14) || \
  161. ((DIV) == RCC_HSE_PREDIV_DIV15) || ((DIV) == RCC_HSE_PREDIV_DIV16))
  162. #endif /* RCC_CFGR_PLLSRC_HSI_DIV2 */
  163. #define IS_RCC_PLL_MUL(__MUL__) (((__MUL__) == RCC_PLL_MUL2) || ((__MUL__) == RCC_PLL_MUL3) || \
  164. ((__MUL__) == RCC_PLL_MUL4) || ((__MUL__) == RCC_PLL_MUL5) || \
  165. ((__MUL__) == RCC_PLL_MUL6) || ((__MUL__) == RCC_PLL_MUL7) || \
  166. ((__MUL__) == RCC_PLL_MUL8) || ((__MUL__) == RCC_PLL_MUL9) || \
  167. ((__MUL__) == RCC_PLL_MUL10) || ((__MUL__) == RCC_PLL_MUL11) || \
  168. ((__MUL__) == RCC_PLL_MUL12) || ((__MUL__) == RCC_PLL_MUL13) || \
  169. ((__MUL__) == RCC_PLL_MUL14) || ((__MUL__) == RCC_PLL_MUL15) || \
  170. ((__MUL__) == RCC_PLL_MUL16))
  171. #define IS_RCC_CLOCKTYPE(CLK) ((((CLK) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK) || \
  172. (((CLK) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK) || \
  173. (((CLK) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1) || \
  174. (((CLK) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2))
  175. #define IS_RCC_SYSCLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_SYSCLKSOURCE_HSI) || \
  176. ((__SOURCE__) == RCC_SYSCLKSOURCE_HSE) || \
  177. ((__SOURCE__) == RCC_SYSCLKSOURCE_PLLCLK))
  178. #define IS_RCC_SYSCLKSOURCE_STATUS(__SOURCE__) (((__SOURCE__) == RCC_SYSCLKSOURCE_STATUS_HSI) || \
  179. ((__SOURCE__) == RCC_SYSCLKSOURCE_STATUS_HSE) || \
  180. ((__SOURCE__) == RCC_SYSCLKSOURCE_STATUS_PLLCLK))
  181. #define IS_RCC_HCLK(__HCLK__) (((__HCLK__) == RCC_SYSCLK_DIV1) || ((__HCLK__) == RCC_SYSCLK_DIV2) || \
  182. ((__HCLK__) == RCC_SYSCLK_DIV4) || ((__HCLK__) == RCC_SYSCLK_DIV8) || \
  183. ((__HCLK__) == RCC_SYSCLK_DIV16) || ((__HCLK__) == RCC_SYSCLK_DIV64) || \
  184. ((__HCLK__) == RCC_SYSCLK_DIV128) || ((__HCLK__) == RCC_SYSCLK_DIV256) || \
  185. ((__HCLK__) == RCC_SYSCLK_DIV512))
  186. #define IS_RCC_PCLK(__PCLK__) (((__PCLK__) == RCC_HCLK_DIV1) || ((__PCLK__) == RCC_HCLK_DIV2) || \
  187. ((__PCLK__) == RCC_HCLK_DIV4) || ((__PCLK__) == RCC_HCLK_DIV8) || \
  188. ((__PCLK__) == RCC_HCLK_DIV16))
  189. #define IS_RCC_MCO(__MCO__) ((__MCO__) == RCC_MCO)
  190. #define IS_RCC_RTCCLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_RTCCLKSOURCE_NO_CLK) || \
  191. ((__SOURCE__) == RCC_RTCCLKSOURCE_LSE) || \
  192. ((__SOURCE__) == RCC_RTCCLKSOURCE_LSI) || \
  193. ((__SOURCE__) == RCC_RTCCLKSOURCE_HSE_DIV32))
  194. #if defined(RCC_CFGR3_USART2SW)
  195. #define IS_RCC_USART2CLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_USART2CLKSOURCE_PCLK1) || \
  196. ((__SOURCE__) == RCC_USART2CLKSOURCE_SYSCLK) || \
  197. ((__SOURCE__) == RCC_USART2CLKSOURCE_LSE) || \
  198. ((__SOURCE__) == RCC_USART2CLKSOURCE_HSI))
  199. #endif /* RCC_CFGR3_USART2SW */
  200. #if defined(RCC_CFGR3_USART3SW)
  201. #define IS_RCC_USART3CLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_USART3CLKSOURCE_PCLK1) || \
  202. ((__SOURCE__) == RCC_USART3CLKSOURCE_SYSCLK) || \
  203. ((__SOURCE__) == RCC_USART3CLKSOURCE_LSE) || \
  204. ((__SOURCE__) == RCC_USART3CLKSOURCE_HSI))
  205. #endif /* RCC_CFGR3_USART3SW */
  206. #define IS_RCC_I2C1CLKSOURCE(__SOURCE__) (((__SOURCE__) == RCC_I2C1CLKSOURCE_HSI) || \
  207. ((__SOURCE__) == RCC_I2C1CLKSOURCE_SYSCLK))
  208. /**
  209. * @}
  210. */
  211. /* Exported types ------------------------------------------------------------*/
  212. /** @defgroup RCC_Exported_Types RCC Exported Types
  213. * @{
  214. */
  215. /**
  216. * @brief RCC PLL configuration structure definition
  217. */
  218. typedef struct
  219. {
  220. uint32_t PLLState; /*!< PLLState: The new state of the PLL.
  221. This parameter can be a value of @ref RCC_PLL_Config */
  222. uint32_t PLLSource; /*!< PLLSource: PLL entry clock source.
  223. This parameter must be a value of @ref RCC_PLL_Clock_Source */
  224. uint32_t PLLMUL; /*!< PLLMUL: Multiplication factor for PLL VCO input clock
  225. This parameter must be a value of @ref RCC_PLL_Multiplication_Factor*/
  226. #if defined(RCC_CFGR_PLLSRC_HSI_PREDIV)
  227. uint32_t PREDIV; /*!< PREDIV: Predivision factor for PLL VCO input clock
  228. This parameter must be a value of @ref RCC_PLL_Prediv_Factor */
  229. #endif
  230. } RCC_PLLInitTypeDef;
  231. /**
  232. * @brief RCC Internal/External Oscillator (HSE, HSI, LSE and LSI) configuration structure definition
  233. */
  234. typedef struct
  235. {
  236. uint32_t OscillatorType; /*!< The oscillators to be configured.
  237. This parameter can be a value of @ref RCC_Oscillator_Type */
  238. uint32_t HSEState; /*!< The new state of the HSE.
  239. This parameter can be a value of @ref RCC_HSE_Config */
  240. #if defined(RCC_CFGR_PLLSRC_HSI_DIV2)
  241. uint32_t HSEPredivValue; /*!< The HSE predivision factor value.
  242. This parameter can be a value of @ref RCC_PLL_HSE_Prediv_Factor */
  243. #endif /* RCC_CFGR_PLLSRC_HSI_DIV2 */
  244. uint32_t LSEState; /*!< The new state of the LSE.
  245. This parameter can be a value of @ref RCC_LSE_Config */
  246. uint32_t HSIState; /*!< The new state of the HSI.
  247. This parameter can be a value of @ref RCC_HSI_Config */
  248. uint32_t HSICalibrationValue; /*!< The HSI calibration trimming value (default is RCC_HSICALIBRATION_DEFAULT).
  249. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1FU */
  250. uint32_t LSIState; /*!< The new state of the LSI.
  251. This parameter can be a value of @ref RCC_LSI_Config */
  252. RCC_PLLInitTypeDef PLL; /*!< PLL structure parameters */
  253. } RCC_OscInitTypeDef;
  254. /**
  255. * @brief RCC System, AHB and APB busses clock configuration structure definition
  256. */
  257. typedef struct
  258. {
  259. uint32_t ClockType; /*!< The clock to be configured.
  260. This parameter can be a value of @ref RCC_System_Clock_Type */
  261. uint32_t SYSCLKSource; /*!< The clock source (SYSCLKS) used as system clock.
  262. This parameter can be a value of @ref RCC_System_Clock_Source */
  263. uint32_t AHBCLKDivider; /*!< The AHB clock (HCLK) divider. This clock is derived from the system clock (SYSCLK).
  264. This parameter can be a value of @ref RCC_AHB_Clock_Source */
  265. uint32_t APB1CLKDivider; /*!< The APB1 clock (PCLK1) divider. This clock is derived from the AHB clock (HCLK).
  266. This parameter can be a value of @ref RCC_APB1_APB2_Clock_Source */
  267. uint32_t APB2CLKDivider; /*!< The APB2 clock (PCLK2) divider. This clock is derived from the AHB clock (HCLK).
  268. This parameter can be a value of @ref RCC_APB1_APB2_Clock_Source */
  269. } RCC_ClkInitTypeDef;
  270. /**
  271. * @}
  272. */
  273. /* Exported constants --------------------------------------------------------*/
  274. /** @defgroup RCC_Exported_Constants RCC Exported Constants
  275. * @{
  276. */
  277. /** @defgroup RCC_PLL_Clock_Source PLL Clock Source
  278. * @{
  279. */
  280. #if defined(RCC_CFGR_PLLSRC_HSI_PREDIV)
  281. #define RCC_PLLSOURCE_HSI RCC_CFGR_PLLSRC_HSI_PREDIV /*!< HSI clock selected as PLL entry clock source */
  282. #endif /* RCC_CFGR_PLLSRC_HSI_PREDIV */
  283. #if defined(RCC_CFGR_PLLSRC_HSI_DIV2)
  284. #define RCC_PLLSOURCE_HSI RCC_CFGR_PLLSRC_HSI_DIV2 /*!< HSI clock divided by 2 selected as PLL entry clock source */
  285. #endif /* RCC_CFGR_PLLSRC_HSI_DIV2 */
  286. #define RCC_PLLSOURCE_HSE RCC_CFGR_PLLSRC_HSE_PREDIV /*!< HSE clock selected as PLL entry clock source */
  287. /**
  288. * @}
  289. */
  290. /** @defgroup RCC_Oscillator_Type Oscillator Type
  291. * @{
  292. */
  293. #define RCC_OSCILLATORTYPE_NONE (0x00000000U)
  294. #define RCC_OSCILLATORTYPE_HSE (0x00000001U)
  295. #define RCC_OSCILLATORTYPE_HSI (0x00000002U)
  296. #define RCC_OSCILLATORTYPE_LSE (0x00000004U)
  297. #define RCC_OSCILLATORTYPE_LSI (0x00000008U)
  298. /**
  299. * @}
  300. */
  301. /** @defgroup RCC_HSE_Config HSE Config
  302. * @{
  303. */
  304. #define RCC_HSE_OFF (0x00000000U) /*!< HSE clock deactivation */
  305. #define RCC_HSE_ON RCC_CR_HSEON /*!< HSE clock activation */
  306. #define RCC_HSE_BYPASS ((uint32_t)(RCC_CR_HSEBYP | RCC_CR_HSEON)) /*!< External clock source for HSE clock */
  307. /**
  308. * @}
  309. */
  310. /** @defgroup RCC_LSE_Config LSE Config
  311. * @{
  312. */
  313. #define RCC_LSE_OFF (0x00000000U) /*!< LSE clock deactivation */
  314. #define RCC_LSE_ON RCC_BDCR_LSEON /*!< LSE clock activation */
  315. #define RCC_LSE_BYPASS ((uint32_t)(RCC_BDCR_LSEBYP | RCC_BDCR_LSEON)) /*!< External clock source for LSE clock */
  316. /**
  317. * @}
  318. */
  319. /** @defgroup RCC_HSI_Config HSI Config
  320. * @{
  321. */
  322. #define RCC_HSI_OFF (0x00000000U) /*!< HSI clock deactivation */
  323. #define RCC_HSI_ON RCC_CR_HSION /*!< HSI clock activation */
  324. #define RCC_HSICALIBRATION_DEFAULT (0x10U) /* Default HSI calibration trimming value */
  325. /**
  326. * @}
  327. */
  328. /** @defgroup RCC_LSI_Config LSI Config
  329. * @{
  330. */
  331. #define RCC_LSI_OFF (0x00000000U) /*!< LSI clock deactivation */
  332. #define RCC_LSI_ON RCC_CSR_LSION /*!< LSI clock activation */
  333. /**
  334. * @}
  335. */
  336. /** @defgroup RCC_PLL_Config PLL Config
  337. * @{
  338. */
  339. #define RCC_PLL_NONE (0x00000000U) /*!< PLL is not configured */
  340. #define RCC_PLL_OFF (0x00000001U) /*!< PLL deactivation */
  341. #define RCC_PLL_ON (0x00000002U) /*!< PLL activation */
  342. /**
  343. * @}
  344. */
  345. /** @defgroup RCC_System_Clock_Type System Clock Type
  346. * @{
  347. */
  348. #define RCC_CLOCKTYPE_SYSCLK (0x00000001U) /*!< SYSCLK to configure */
  349. #define RCC_CLOCKTYPE_HCLK (0x00000002U) /*!< HCLK to configure */
  350. #define RCC_CLOCKTYPE_PCLK1 (0x00000004U) /*!< PCLK1 to configure */
  351. #define RCC_CLOCKTYPE_PCLK2 (0x00000008U) /*!< PCLK2 to configure */
  352. /**
  353. * @}
  354. */
  355. /** @defgroup RCC_System_Clock_Source System Clock Source
  356. * @{
  357. */
  358. #define RCC_SYSCLKSOURCE_HSI RCC_CFGR_SW_HSI /*!< HSI selected as system clock */
  359. #define RCC_SYSCLKSOURCE_HSE RCC_CFGR_SW_HSE /*!< HSE selected as system clock */
  360. #define RCC_SYSCLKSOURCE_PLLCLK RCC_CFGR_SW_PLL /*!< PLL selected as system clock */
  361. /**
  362. * @}
  363. */
  364. /** @defgroup RCC_System_Clock_Source_Status System Clock Source Status
  365. * @{
  366. */
  367. #define RCC_SYSCLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */
  368. #define RCC_SYSCLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */
  369. #define RCC_SYSCLKSOURCE_STATUS_PLLCLK RCC_CFGR_SWS_PLL /*!< PLL used as system clock */
  370. /**
  371. * @}
  372. */
  373. /** @defgroup RCC_AHB_Clock_Source AHB Clock Source
  374. * @{
  375. */
  376. #define RCC_SYSCLK_DIV1 RCC_CFGR_HPRE_DIV1 /*!< SYSCLK not divided */
  377. #define RCC_SYSCLK_DIV2 RCC_CFGR_HPRE_DIV2 /*!< SYSCLK divided by 2 */
  378. #define RCC_SYSCLK_DIV4 RCC_CFGR_HPRE_DIV4 /*!< SYSCLK divided by 4 */
  379. #define RCC_SYSCLK_DIV8 RCC_CFGR_HPRE_DIV8 /*!< SYSCLK divided by 8 */
  380. #define RCC_SYSCLK_DIV16 RCC_CFGR_HPRE_DIV16 /*!< SYSCLK divided by 16 */
  381. #define RCC_SYSCLK_DIV64 RCC_CFGR_HPRE_DIV64 /*!< SYSCLK divided by 64 */
  382. #define RCC_SYSCLK_DIV128 RCC_CFGR_HPRE_DIV128 /*!< SYSCLK divided by 128 */
  383. #define RCC_SYSCLK_DIV256 RCC_CFGR_HPRE_DIV256 /*!< SYSCLK divided by 256 */
  384. #define RCC_SYSCLK_DIV512 RCC_CFGR_HPRE_DIV512 /*!< SYSCLK divided by 512 */
  385. /**
  386. * @}
  387. */
  388. /** @defgroup RCC_APB1_APB2_Clock_Source APB1 APB2 Clock Source
  389. * @{
  390. */
  391. #define RCC_HCLK_DIV1 RCC_CFGR_PPRE1_DIV1 /*!< HCLK not divided */
  392. #define RCC_HCLK_DIV2 RCC_CFGR_PPRE1_DIV2 /*!< HCLK divided by 2 */
  393. #define RCC_HCLK_DIV4 RCC_CFGR_PPRE1_DIV4 /*!< HCLK divided by 4 */
  394. #define RCC_HCLK_DIV8 RCC_CFGR_PPRE1_DIV8 /*!< HCLK divided by 8 */
  395. #define RCC_HCLK_DIV16 RCC_CFGR_PPRE1_DIV16 /*!< HCLK divided by 16 */
  396. /**
  397. * @}
  398. */
  399. /** @defgroup RCC_RTC_Clock_Source RTC Clock Source
  400. * @{
  401. */
  402. #define RCC_RTCCLKSOURCE_NO_CLK RCC_BDCR_RTCSEL_NOCLOCK /*!< No clock */
  403. #define RCC_RTCCLKSOURCE_LSE RCC_BDCR_RTCSEL_LSE /*!< LSE oscillator clock used as RTC clock */
  404. #define RCC_RTCCLKSOURCE_LSI RCC_BDCR_RTCSEL_LSI /*!< LSI oscillator clock used as RTC clock */
  405. #define RCC_RTCCLKSOURCE_HSE_DIV32 RCC_BDCR_RTCSEL_HSE /*!< HSE oscillator clock divided by 32 used as RTC clock */
  406. /**
  407. * @}
  408. */
  409. /** @defgroup RCC_PLL_Multiplication_Factor RCC PLL Multiplication Factor
  410. * @{
  411. */
  412. #define RCC_PLL_MUL2 RCC_CFGR_PLLMUL2
  413. #define RCC_PLL_MUL3 RCC_CFGR_PLLMUL3
  414. #define RCC_PLL_MUL4 RCC_CFGR_PLLMUL4
  415. #define RCC_PLL_MUL5 RCC_CFGR_PLLMUL5
  416. #define RCC_PLL_MUL6 RCC_CFGR_PLLMUL6
  417. #define RCC_PLL_MUL7 RCC_CFGR_PLLMUL7
  418. #define RCC_PLL_MUL8 RCC_CFGR_PLLMUL8
  419. #define RCC_PLL_MUL9 RCC_CFGR_PLLMUL9
  420. #define RCC_PLL_MUL10 RCC_CFGR_PLLMUL10
  421. #define RCC_PLL_MUL11 RCC_CFGR_PLLMUL11
  422. #define RCC_PLL_MUL12 RCC_CFGR_PLLMUL12
  423. #define RCC_PLL_MUL13 RCC_CFGR_PLLMUL13
  424. #define RCC_PLL_MUL14 RCC_CFGR_PLLMUL14
  425. #define RCC_PLL_MUL15 RCC_CFGR_PLLMUL15
  426. #define RCC_PLL_MUL16 RCC_CFGR_PLLMUL16
  427. /**
  428. * @}
  429. */
  430. #if defined(RCC_CFGR_PLLSRC_HSI_PREDIV)
  431. /** @defgroup RCC_PLL_Prediv_Factor RCC PLL Prediv Factor
  432. * @{
  433. */
  434. #define RCC_PREDIV_DIV1 RCC_CFGR2_PREDIV_DIV1
  435. #define RCC_PREDIV_DIV2 RCC_CFGR2_PREDIV_DIV2
  436. #define RCC_PREDIV_DIV3 RCC_CFGR2_PREDIV_DIV3
  437. #define RCC_PREDIV_DIV4 RCC_CFGR2_PREDIV_DIV4
  438. #define RCC_PREDIV_DIV5 RCC_CFGR2_PREDIV_DIV5
  439. #define RCC_PREDIV_DIV6 RCC_CFGR2_PREDIV_DIV6
  440. #define RCC_PREDIV_DIV7 RCC_CFGR2_PREDIV_DIV7
  441. #define RCC_PREDIV_DIV8 RCC_CFGR2_PREDIV_DIV8
  442. #define RCC_PREDIV_DIV9 RCC_CFGR2_PREDIV_DIV9
  443. #define RCC_PREDIV_DIV10 RCC_CFGR2_PREDIV_DIV10
  444. #define RCC_PREDIV_DIV11 RCC_CFGR2_PREDIV_DIV11
  445. #define RCC_PREDIV_DIV12 RCC_CFGR2_PREDIV_DIV12
  446. #define RCC_PREDIV_DIV13 RCC_CFGR2_PREDIV_DIV13
  447. #define RCC_PREDIV_DIV14 RCC_CFGR2_PREDIV_DIV14
  448. #define RCC_PREDIV_DIV15 RCC_CFGR2_PREDIV_DIV15
  449. #define RCC_PREDIV_DIV16 RCC_CFGR2_PREDIV_DIV16
  450. /**
  451. * @}
  452. */
  453. #endif
  454. #if defined(RCC_CFGR_PLLSRC_HSI_DIV2)
  455. /** @defgroup RCC_PLL_HSE_Prediv_Factor RCC PLL HSE Prediv Factor
  456. * @{
  457. */
  458. #define RCC_HSE_PREDIV_DIV1 RCC_CFGR2_PREDIV_DIV1
  459. #define RCC_HSE_PREDIV_DIV2 RCC_CFGR2_PREDIV_DIV2
  460. #define RCC_HSE_PREDIV_DIV3 RCC_CFGR2_PREDIV_DIV3
  461. #define RCC_HSE_PREDIV_DIV4 RCC_CFGR2_PREDIV_DIV4
  462. #define RCC_HSE_PREDIV_DIV5 RCC_CFGR2_PREDIV_DIV5
  463. #define RCC_HSE_PREDIV_DIV6 RCC_CFGR2_PREDIV_DIV6
  464. #define RCC_HSE_PREDIV_DIV7 RCC_CFGR2_PREDIV_DIV7
  465. #define RCC_HSE_PREDIV_DIV8 RCC_CFGR2_PREDIV_DIV8
  466. #define RCC_HSE_PREDIV_DIV9 RCC_CFGR2_PREDIV_DIV9
  467. #define RCC_HSE_PREDIV_DIV10 RCC_CFGR2_PREDIV_DIV10
  468. #define RCC_HSE_PREDIV_DIV11 RCC_CFGR2_PREDIV_DIV11
  469. #define RCC_HSE_PREDIV_DIV12 RCC_CFGR2_PREDIV_DIV12
  470. #define RCC_HSE_PREDIV_DIV13 RCC_CFGR2_PREDIV_DIV13
  471. #define RCC_HSE_PREDIV_DIV14 RCC_CFGR2_PREDIV_DIV14
  472. #define RCC_HSE_PREDIV_DIV15 RCC_CFGR2_PREDIV_DIV15
  473. #define RCC_HSE_PREDIV_DIV16 RCC_CFGR2_PREDIV_DIV16
  474. /**
  475. * @}
  476. */
  477. #endif /* RCC_CFGR_PLLSRC_HSI_DIV2 */
  478. #if defined(RCC_CFGR3_USART2SW)
  479. /** @defgroup RCC_USART2_Clock_Source RCC USART2 Clock Source
  480. * @{
  481. */
  482. #define RCC_USART2CLKSOURCE_PCLK1 RCC_CFGR3_USART2SW_PCLK
  483. #define RCC_USART2CLKSOURCE_SYSCLK RCC_CFGR3_USART2SW_SYSCLK
  484. #define RCC_USART2CLKSOURCE_LSE RCC_CFGR3_USART2SW_LSE
  485. #define RCC_USART2CLKSOURCE_HSI RCC_CFGR3_USART2SW_HSI
  486. /**
  487. * @}
  488. */
  489. #endif /* RCC_CFGR3_USART2SW */
  490. #if defined(RCC_CFGR3_USART3SW)
  491. /** @defgroup RCC_USART3_Clock_Source RCC USART3 Clock Source
  492. * @{
  493. */
  494. #define RCC_USART3CLKSOURCE_PCLK1 RCC_CFGR3_USART3SW_PCLK
  495. #define RCC_USART3CLKSOURCE_SYSCLK RCC_CFGR3_USART3SW_SYSCLK
  496. #define RCC_USART3CLKSOURCE_LSE RCC_CFGR3_USART3SW_LSE
  497. #define RCC_USART3CLKSOURCE_HSI RCC_CFGR3_USART3SW_HSI
  498. /**
  499. * @}
  500. */
  501. #endif /* RCC_CFGR3_USART3SW */
  502. /** @defgroup RCC_I2C1_Clock_Source RCC I2C1 Clock Source
  503. * @{
  504. */
  505. #define RCC_I2C1CLKSOURCE_HSI RCC_CFGR3_I2C1SW_HSI
  506. #define RCC_I2C1CLKSOURCE_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK
  507. /**
  508. * @}
  509. */
  510. /** @defgroup RCC_MCO_Index MCO Index
  511. * @{
  512. */
  513. #define RCC_MCO1 (0x00000000U)
  514. #define RCC_MCO RCC_MCO1 /*!< MCO1 to be compliant with other families with 2 MCOs*/
  515. /**
  516. * @}
  517. */
  518. /** @defgroup RCC_Interrupt Interrupts
  519. * @{
  520. */
  521. #define RCC_IT_LSIRDY ((uint8_t)RCC_CIR_LSIRDYF) /*!< LSI Ready Interrupt flag */
  522. #define RCC_IT_LSERDY ((uint8_t)RCC_CIR_LSERDYF) /*!< LSE Ready Interrupt flag */
  523. #define RCC_IT_HSIRDY ((uint8_t)RCC_CIR_HSIRDYF) /*!< HSI Ready Interrupt flag */
  524. #define RCC_IT_HSERDY ((uint8_t)RCC_CIR_HSERDYF) /*!< HSE Ready Interrupt flag */
  525. #define RCC_IT_PLLRDY ((uint8_t)RCC_CIR_PLLRDYF) /*!< PLL Ready Interrupt flag */
  526. #define RCC_IT_CSS ((uint8_t)RCC_CIR_CSSF) /*!< Clock Security System Interrupt flag */
  527. /**
  528. * @}
  529. */
  530. /** @defgroup RCC_Flag Flags
  531. * Elements values convention: XXXYYYYYb
  532. * - YYYYY : Flag position in the register
  533. * - XXX : Register index
  534. * - 001: CR register
  535. * - 010: BDCR register
  536. * - 011: CSR register
  537. * - 100: CFGR register
  538. * @{
  539. */
  540. /* Flags in the CR register */
  541. #define RCC_FLAG_HSIRDY ((uint8_t)((CR_REG_INDEX << 5U) | POSITION_VAL(RCC_CR_HSIRDY))) /*!< Internal High Speed clock ready flag */
  542. #define RCC_FLAG_HSERDY ((uint8_t)((CR_REG_INDEX << 5U) | POSITION_VAL(RCC_CR_HSERDY))) /*!< External High Speed clock ready flag */
  543. #define RCC_FLAG_PLLRDY ((uint8_t)((CR_REG_INDEX << 5U) | POSITION_VAL(RCC_CR_PLLRDY))) /*!< PLL clock ready flag */
  544. /* Flags in the CSR register */
  545. #define RCC_FLAG_LSIRDY ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_LSIRDY))) /*!< Internal Low Speed oscillator Ready */
  546. #if defined(RCC_CSR_V18PWRRSTF)
  547. #define RCC_FLAG_V18PWRRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_V18PWRRSTF)))
  548. #endif
  549. #define RCC_FLAG_OBLRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_OBLRSTF))) /*!< Options bytes loading reset flag */
  550. #define RCC_FLAG_PINRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_PINRSTF))) /*!< PIN reset flag */
  551. #define RCC_FLAG_PORRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_PORRSTF))) /*!< POR/PDR reset flag */
  552. #define RCC_FLAG_SFTRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_SFTRSTF))) /*!< Software Reset flag */
  553. #define RCC_FLAG_IWDGRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_IWDGRSTF))) /*!< Independent Watchdog reset flag */
  554. #define RCC_FLAG_WWDGRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_WWDGRSTF))) /*!< Window watchdog reset flag */
  555. #define RCC_FLAG_LPWRRST ((uint8_t)((CSR_REG_INDEX << 5U) | POSITION_VAL(RCC_CSR_LPWRRSTF))) /*!< Low-Power reset flag */
  556. /* Flags in the BDCR register */
  557. #define RCC_FLAG_LSERDY ((uint8_t)((BDCR_REG_INDEX << 5U) | POSITION_VAL(RCC_BDCR_LSERDY))) /*!< External Low Speed oscillator Ready */
  558. /* Flags in the CFGR register */
  559. #if defined(RCC_CFGR_MCOF)
  560. #define RCC_FLAG_MCO ((uint8_t)((CFGR_REG_INDEX << 5U) | POSITION_VAL(RCC_CFGR_MCOF))) /*!< Microcontroller Clock Output Flag */
  561. #endif /* RCC_CFGR_MCOF */
  562. /**
  563. * @}
  564. */
  565. /**
  566. * @}
  567. */
  568. /* Exported macro ------------------------------------------------------------*/
  569. /** @defgroup RCC_Exported_Macros RCC Exported Macros
  570. * @{
  571. */
  572. /** @defgroup RCC_AHB_Clock_Enable_Disable RCC AHB Clock Enable Disable
  573. * @brief Enable or disable the AHB peripheral clock.
  574. * @note After reset, the peripheral clock (used for registers read/write access)
  575. * is disabled and the application software has to enable this clock before
  576. * using it.
  577. * @{
  578. */
  579. #define __HAL_RCC_GPIOA_CLK_ENABLE() do { \
  580. __IO uint32_t tmpreg; \
  581. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOAEN);\
  582. /* Delay after an RCC peripheral clock enabling */ \
  583. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOAEN);\
  584. UNUSED(tmpreg); \
  585. } while(0U)
  586. #define __HAL_RCC_GPIOB_CLK_ENABLE() do { \
  587. __IO uint32_t tmpreg; \
  588. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOBEN);\
  589. /* Delay after an RCC peripheral clock enabling */ \
  590. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOBEN);\
  591. UNUSED(tmpreg); \
  592. } while(0U)
  593. #define __HAL_RCC_GPIOC_CLK_ENABLE() do { \
  594. __IO uint32_t tmpreg; \
  595. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOCEN);\
  596. /* Delay after an RCC peripheral clock enabling */ \
  597. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOCEN);\
  598. UNUSED(tmpreg); \
  599. } while(0U)
  600. #define __HAL_RCC_GPIOD_CLK_ENABLE() do { \
  601. __IO uint32_t tmpreg; \
  602. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIODEN);\
  603. /* Delay after an RCC peripheral clock enabling */ \
  604. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIODEN);\
  605. UNUSED(tmpreg); \
  606. } while(0U)
  607. #define __HAL_RCC_GPIOF_CLK_ENABLE() do { \
  608. __IO uint32_t tmpreg; \
  609. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOFEN);\
  610. /* Delay after an RCC peripheral clock enabling */ \
  611. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOFEN);\
  612. UNUSED(tmpreg); \
  613. } while(0U)
  614. #define __HAL_RCC_CRC_CLK_ENABLE() do { \
  615. __IO uint32_t tmpreg; \
  616. SET_BIT(RCC->AHBENR, RCC_AHBENR_CRCEN);\
  617. /* Delay after an RCC peripheral clock enabling */ \
  618. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_CRCEN);\
  619. UNUSED(tmpreg); \
  620. } while(0U)
  621. #define __HAL_RCC_DMA1_CLK_ENABLE() do { \
  622. __IO uint32_t tmpreg; \
  623. SET_BIT(RCC->AHBENR, RCC_AHBENR_DMA1EN);\
  624. /* Delay after an RCC peripheral clock enabling */ \
  625. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_DMA1EN);\
  626. UNUSED(tmpreg); \
  627. } while(0U)
  628. #define __HAL_RCC_SRAM_CLK_ENABLE() do { \
  629. __IO uint32_t tmpreg; \
  630. SET_BIT(RCC->AHBENR, RCC_AHBENR_SRAMEN);\
  631. /* Delay after an RCC peripheral clock enabling */ \
  632. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_SRAMEN);\
  633. UNUSED(tmpreg); \
  634. } while(0U)
  635. #define __HAL_RCC_FLITF_CLK_ENABLE() do { \
  636. __IO uint32_t tmpreg; \
  637. SET_BIT(RCC->AHBENR, RCC_AHBENR_FLITFEN);\
  638. /* Delay after an RCC peripheral clock enabling */ \
  639. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_FLITFEN);\
  640. UNUSED(tmpreg); \
  641. } while(0U)
  642. #define __HAL_RCC_TSC_CLK_ENABLE() do { \
  643. __IO uint32_t tmpreg; \
  644. SET_BIT(RCC->AHBENR, RCC_AHBENR_TSCEN);\
  645. /* Delay after an RCC peripheral clock enabling */ \
  646. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_TSCEN);\
  647. UNUSED(tmpreg); \
  648. } while(0U)
  649. #define __HAL_RCC_GPIOA_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOAEN))
  650. #define __HAL_RCC_GPIOB_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOBEN))
  651. #define __HAL_RCC_GPIOC_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOCEN))
  652. #define __HAL_RCC_GPIOD_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIODEN))
  653. #define __HAL_RCC_GPIOF_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOFEN))
  654. #define __HAL_RCC_CRC_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_CRCEN))
  655. #define __HAL_RCC_DMA1_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_DMA1EN))
  656. #define __HAL_RCC_SRAM_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_SRAMEN))
  657. #define __HAL_RCC_FLITF_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_FLITFEN))
  658. #define __HAL_RCC_TSC_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_TSCEN))
  659. /**
  660. * @}
  661. */
  662. /** @defgroup RCC_APB1_Clock_Enable_Disable RCC APB1 Clock Enable Disable
  663. * @brief Enable or disable the Low Speed APB (APB1) peripheral clock.
  664. * @note After reset, the peripheral clock (used for registers read/write access)
  665. * is disabled and the application software has to enable this clock before
  666. * using it.
  667. * @{
  668. */
  669. #define __HAL_RCC_TIM2_CLK_ENABLE() do { \
  670. __IO uint32_t tmpreg; \
  671. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM2EN);\
  672. /* Delay after an RCC peripheral clock enabling */ \
  673. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM2EN);\
  674. UNUSED(tmpreg); \
  675. } while(0U)
  676. #define __HAL_RCC_TIM6_CLK_ENABLE() do { \
  677. __IO uint32_t tmpreg; \
  678. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM6EN);\
  679. /* Delay after an RCC peripheral clock enabling */ \
  680. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM6EN);\
  681. UNUSED(tmpreg); \
  682. } while(0U)
  683. #define __HAL_RCC_WWDG_CLK_ENABLE() do { \
  684. __IO uint32_t tmpreg; \
  685. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_WWDGEN);\
  686. /* Delay after an RCC peripheral clock enabling */ \
  687. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_WWDGEN);\
  688. UNUSED(tmpreg); \
  689. } while(0U)
  690. #define __HAL_RCC_USART2_CLK_ENABLE() do { \
  691. __IO uint32_t tmpreg; \
  692. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_USART2EN);\
  693. /* Delay after an RCC peripheral clock enabling */ \
  694. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_USART2EN);\
  695. UNUSED(tmpreg); \
  696. } while(0U)
  697. #define __HAL_RCC_USART3_CLK_ENABLE() do { \
  698. __IO uint32_t tmpreg; \
  699. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_USART3EN);\
  700. /* Delay after an RCC peripheral clock enabling */ \
  701. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_USART3EN);\
  702. UNUSED(tmpreg); \
  703. } while(0U)
  704. #define __HAL_RCC_I2C1_CLK_ENABLE() do { \
  705. __IO uint32_t tmpreg; \
  706. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C1EN);\
  707. /* Delay after an RCC peripheral clock enabling */ \
  708. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C1EN);\
  709. UNUSED(tmpreg); \
  710. } while(0U)
  711. #define __HAL_RCC_PWR_CLK_ENABLE() do { \
  712. __IO uint32_t tmpreg; \
  713. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_PWREN);\
  714. /* Delay after an RCC peripheral clock enabling */ \
  715. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_PWREN);\
  716. UNUSED(tmpreg); \
  717. } while(0U)
  718. #define __HAL_RCC_DAC1_CLK_ENABLE() do { \
  719. __IO uint32_t tmpreg; \
  720. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_DAC1EN);\
  721. /* Delay after an RCC peripheral clock enabling */ \
  722. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_DAC1EN);\
  723. UNUSED(tmpreg); \
  724. } while(0U)
  725. #define __HAL_RCC_TIM2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM2EN))
  726. #define __HAL_RCC_TIM6_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM6EN))
  727. #define __HAL_RCC_WWDG_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_WWDGEN))
  728. #define __HAL_RCC_USART2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_USART2EN))
  729. #define __HAL_RCC_USART3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_USART3EN))
  730. #define __HAL_RCC_I2C1_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C1EN))
  731. #define __HAL_RCC_PWR_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_PWREN))
  732. #define __HAL_RCC_DAC1_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_DAC1EN))
  733. /**
  734. * @}
  735. */
  736. /** @defgroup RCC_APB2_Clock_Enable_Disable RCC APB2 Clock Enable Disable
  737. * @brief Enable or disable the High Speed APB (APB2) peripheral clock.
  738. * @note After reset, the peripheral clock (used for registers read/write access)
  739. * is disabled and the application software has to enable this clock before
  740. * using it.
  741. * @{
  742. */
  743. #define __HAL_RCC_SYSCFG_CLK_ENABLE() do { \
  744. __IO uint32_t tmpreg; \
  745. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SYSCFGEN);\
  746. /* Delay after an RCC peripheral clock enabling */ \
  747. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SYSCFGEN);\
  748. UNUSED(tmpreg); \
  749. } while(0U)
  750. #define __HAL_RCC_TIM15_CLK_ENABLE() do { \
  751. __IO uint32_t tmpreg; \
  752. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM15EN);\
  753. /* Delay after an RCC peripheral clock enabling */ \
  754. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM15EN);\
  755. UNUSED(tmpreg); \
  756. } while(0U)
  757. #define __HAL_RCC_TIM16_CLK_ENABLE() do { \
  758. __IO uint32_t tmpreg; \
  759. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM16EN);\
  760. /* Delay after an RCC peripheral clock enabling */ \
  761. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM16EN);\
  762. UNUSED(tmpreg); \
  763. } while(0U)
  764. #define __HAL_RCC_TIM17_CLK_ENABLE() do { \
  765. __IO uint32_t tmpreg; \
  766. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM17EN);\
  767. /* Delay after an RCC peripheral clock enabling */ \
  768. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM17EN);\
  769. UNUSED(tmpreg); \
  770. } while(0U)
  771. #define __HAL_RCC_USART1_CLK_ENABLE() do { \
  772. __IO uint32_t tmpreg; \
  773. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\
  774. /* Delay after an RCC peripheral clock enabling */ \
  775. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\
  776. UNUSED(tmpreg); \
  777. } while(0U)
  778. #define __HAL_RCC_SYSCFG_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SYSCFGEN))
  779. #define __HAL_RCC_TIM15_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM15EN))
  780. #define __HAL_RCC_TIM16_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM16EN))
  781. #define __HAL_RCC_TIM17_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM17EN))
  782. #define __HAL_RCC_USART1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_USART1EN))
  783. /**
  784. * @}
  785. */
  786. /** @defgroup RCC_AHB_Peripheral_Clock_Enable_Disable_Status AHB Peripheral Clock Enable Disable Status
  787. * @brief Get the enable or disable status of the AHB peripheral clock.
  788. * @note After reset, the peripheral clock (used for registers read/write access)
  789. * is disabled and the application software has to enable this clock before
  790. * using it.
  791. * @{
  792. */
  793. #define __HAL_RCC_GPIOA_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOAEN)) != RESET)
  794. #define __HAL_RCC_GPIOB_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOBEN)) != RESET)
  795. #define __HAL_RCC_GPIOC_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOCEN)) != RESET)
  796. #define __HAL_RCC_GPIOD_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIODEN)) != RESET)
  797. #define __HAL_RCC_GPIOF_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOFEN)) != RESET)
  798. #define __HAL_RCC_CRC_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_CRCEN)) != RESET)
  799. #define __HAL_RCC_DMA1_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_DMA1EN)) != RESET)
  800. #define __HAL_RCC_SRAM_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_SRAMEN)) != RESET)
  801. #define __HAL_RCC_FLITF_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_FLITFEN)) != RESET)
  802. #define __HAL_RCC_TSC_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_TSCEN)) != RESET)
  803. #define __HAL_RCC_GPIOA_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOAEN)) == RESET)
  804. #define __HAL_RCC_GPIOB_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOBEN)) == RESET)
  805. #define __HAL_RCC_GPIOC_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOCEN)) == RESET)
  806. #define __HAL_RCC_GPIOD_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIODEN)) == RESET)
  807. #define __HAL_RCC_GPIOF_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOFEN)) == RESET)
  808. #define __HAL_RCC_CRC_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_CRCEN)) == RESET)
  809. #define __HAL_RCC_DMA1_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_DMA1EN)) == RESET)
  810. #define __HAL_RCC_SRAM_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_SRAMEN)) == RESET)
  811. #define __HAL_RCC_FLITF_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_FLITFEN)) == RESET)
  812. #define __HAL_RCC_TSC_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_TSCEN)) == RESET)
  813. /**
  814. * @}
  815. */
  816. /** @defgroup RCC_APB1_Clock_Enable_Disable_Status APB1 Peripheral Clock Enable Disable Status
  817. * @brief Get the enable or disable status of the APB1 peripheral clock.
  818. * @note After reset, the peripheral clock (used for registers read/write access)
  819. * is disabled and the application software has to enable this clock before
  820. * using it.
  821. * @{
  822. */
  823. #define __HAL_RCC_TIM2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM2EN)) != RESET)
  824. #define __HAL_RCC_TIM6_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM6EN)) != RESET)
  825. #define __HAL_RCC_WWDG_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_WWDGEN)) != RESET)
  826. #define __HAL_RCC_USART2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USART2EN)) != RESET)
  827. #define __HAL_RCC_USART3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USART3EN)) != RESET)
  828. #define __HAL_RCC_I2C1_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C1EN)) != RESET)
  829. #define __HAL_RCC_PWR_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_PWREN)) != RESET)
  830. #define __HAL_RCC_DAC1_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_DAC1EN)) != RESET)
  831. #define __HAL_RCC_TIM2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM2EN)) == RESET)
  832. #define __HAL_RCC_TIM6_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM6EN)) == RESET)
  833. #define __HAL_RCC_WWDG_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_WWDGEN)) == RESET)
  834. #define __HAL_RCC_USART2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USART2EN)) == RESET)
  835. #define __HAL_RCC_USART3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USART3EN)) == RESET)
  836. #define __HAL_RCC_I2C1_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C1EN)) == RESET)
  837. #define __HAL_RCC_PWR_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_PWREN)) == RESET)
  838. #define __HAL_RCC_DAC1_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_DAC1EN)) == RESET)
  839. /**
  840. * @}
  841. */
  842. /** @defgroup RCC_APB2_Clock_Enable_Disable_Status APB2 Peripheral Clock Enable Disable Status
  843. * @brief EGet the enable or disable status of the APB2 peripheral clock.
  844. * @note After reset, the peripheral clock (used for registers read/write access)
  845. * is disabled and the application software has to enable this clock before
  846. * using it.
  847. * @{
  848. */
  849. #define __HAL_RCC_SYSCFG_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SYSCFGEN)) != RESET)
  850. #define __HAL_RCC_TIM15_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM15EN)) != RESET)
  851. #define __HAL_RCC_TIM16_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM16EN)) != RESET)
  852. #define __HAL_RCC_TIM17_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM17EN)) != RESET)
  853. #define __HAL_RCC_USART1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_USART1EN)) != RESET)
  854. #define __HAL_RCC_SYSCFG_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SYSCFGEN)) == RESET)
  855. #define __HAL_RCC_TIM15_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM15EN)) == RESET)
  856. #define __HAL_RCC_TIM16_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM16EN)) == RESET)
  857. #define __HAL_RCC_TIM17_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM17EN)) == RESET)
  858. #define __HAL_RCC_USART1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_USART1EN)) == RESET)
  859. /**
  860. * @}
  861. */
  862. /** @defgroup RCC_AHB_Force_Release_Reset RCC AHB Force Release Reset
  863. * @brief Force or release AHB peripheral reset.
  864. * @{
  865. */
  866. #define __HAL_RCC_AHB_FORCE_RESET() (RCC->AHBRSTR = 0xFFFFFFFFU)
  867. #define __HAL_RCC_GPIOA_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOARST))
  868. #define __HAL_RCC_GPIOB_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOBRST))
  869. #define __HAL_RCC_GPIOC_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOCRST))
  870. #define __HAL_RCC_GPIOD_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIODRST))
  871. #define __HAL_RCC_GPIOF_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOFRST))
  872. #define __HAL_RCC_TSC_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_TSCRST))
  873. #define __HAL_RCC_AHB_RELEASE_RESET() (RCC->AHBRSTR = 0x00000000U)
  874. #define __HAL_RCC_GPIOA_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOARST))
  875. #define __HAL_RCC_GPIOB_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOBRST))
  876. #define __HAL_RCC_GPIOC_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOCRST))
  877. #define __HAL_RCC_GPIOD_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIODRST))
  878. #define __HAL_RCC_GPIOF_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOFRST))
  879. #define __HAL_RCC_TSC_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_TSCRST))
  880. /**
  881. * @}
  882. */
  883. /** @defgroup RCC_APB1_Force_Release_Reset RCC APB1 Force Release Reset
  884. * @brief Force or release APB1 peripheral reset.
  885. * @{
  886. */
  887. #define __HAL_RCC_APB1_FORCE_RESET() (RCC->APB1RSTR = 0xFFFFFFFFU)
  888. #define __HAL_RCC_TIM2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM2RST))
  889. #define __HAL_RCC_TIM6_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM6RST))
  890. #define __HAL_RCC_WWDG_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_WWDGRST))
  891. #define __HAL_RCC_USART2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_USART2RST))
  892. #define __HAL_RCC_USART3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_USART3RST))
  893. #define __HAL_RCC_I2C1_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C1RST))
  894. #define __HAL_RCC_PWR_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_PWRRST))
  895. #define __HAL_RCC_DAC1_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_DAC1RST))
  896. #define __HAL_RCC_APB1_RELEASE_RESET() (RCC->APB1RSTR = 0x00000000U)
  897. #define __HAL_RCC_TIM2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM2RST))
  898. #define __HAL_RCC_TIM6_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM6RST))
  899. #define __HAL_RCC_WWDG_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_WWDGRST))
  900. #define __HAL_RCC_USART2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_USART2RST))
  901. #define __HAL_RCC_USART3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_USART3RST))
  902. #define __HAL_RCC_I2C1_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C1RST))
  903. #define __HAL_RCC_PWR_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_PWRRST))
  904. #define __HAL_RCC_DAC1_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_DAC1RST))
  905. /**
  906. * @}
  907. */
  908. /** @defgroup RCC_APB2_Force_Release_Reset RCC APB2 Force Release Reset
  909. * @brief Force or release APB2 peripheral reset.
  910. * @{
  911. */
  912. #define __HAL_RCC_APB2_FORCE_RESET() (RCC->APB2RSTR = 0xFFFFFFFFU)
  913. #define __HAL_RCC_SYSCFG_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SYSCFGRST))
  914. #define __HAL_RCC_TIM15_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM15RST))
  915. #define __HAL_RCC_TIM16_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM16RST))
  916. #define __HAL_RCC_TIM17_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM17RST))
  917. #define __HAL_RCC_USART1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_USART1RST))
  918. #define __HAL_RCC_APB2_RELEASE_RESET() (RCC->APB2RSTR = 0x00000000U)
  919. #define __HAL_RCC_SYSCFG_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SYSCFGRST))
  920. #define __HAL_RCC_TIM15_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM15RST))
  921. #define __HAL_RCC_TIM16_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM16RST))
  922. #define __HAL_RCC_TIM17_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM17RST))
  923. #define __HAL_RCC_USART1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_USART1RST))
  924. /**
  925. * @}
  926. */
  927. /** @defgroup RCC_HSI_Configuration HSI Configuration
  928. * @{
  929. */
  930. /** @brief Macros to enable or disable the Internal High Speed oscillator (HSI).
  931. * @note The HSI is stopped by hardware when entering STOP and STANDBY modes.
  932. * It is used (enabled by hardware) as system clock source after startup
  933. * from Reset, wakeup from STOP and STANDBY mode, or in case of failure
  934. * of the HSE used directly or indirectly as system clock (if the Clock
  935. * Security System CSS is enabled).
  936. * @note HSI can not be stopped if it is used as system clock source. In this case,
  937. * you have to select another source of the system clock then stop the HSI.
  938. * @note After enabling the HSI, the application software should wait on HSIRDY
  939. * flag to be set indicating that HSI clock is stable and can be used as
  940. * system clock source.
  941. * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator
  942. * clock cycles.
  943. */
  944. #define __HAL_RCC_HSI_ENABLE() (*(__IO uint32_t *) RCC_CR_HSION_BB = ENABLE)
  945. #define __HAL_RCC_HSI_DISABLE() (*(__IO uint32_t *) RCC_CR_HSION_BB = DISABLE)
  946. /** @brief Macro to adjust the Internal High Speed oscillator (HSI) calibration value.
  947. * @note The calibration is used to compensate for the variations in voltage
  948. * and temperature that influence the frequency of the internal HSI RC.
  949. * @param _HSICALIBRATIONVALUE_ specifies the calibration trimming value.
  950. * (default is RCC_HSICALIBRATION_DEFAULT).
  951. * This parameter must be a number between 0 and 0x1F.
  952. */
  953. #define __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(_HSICALIBRATIONVALUE_) \
  954. (MODIFY_REG(RCC->CR, RCC_CR_HSITRIM, (uint32_t)(_HSICALIBRATIONVALUE_) << POSITION_VAL(RCC_CR_HSITRIM)))
  955. /**
  956. * @}
  957. */
  958. /** @defgroup RCC_LSI_Configuration LSI Configuration
  959. * @{
  960. */
  961. /** @brief Macro to enable the Internal Low Speed oscillator (LSI).
  962. * @note After enabling the LSI, the application software should wait on
  963. * LSIRDY flag to be set indicating that LSI clock is stable and can
  964. * be used to clock the IWDG and/or the RTC.
  965. */
  966. #define __HAL_RCC_LSI_ENABLE() (*(__IO uint32_t *) RCC_CSR_LSION_BB = ENABLE)
  967. /** @brief Macro to disable the Internal Low Speed oscillator (LSI).
  968. * @note LSI can not be disabled if the IWDG is running.
  969. * @note When the LSI is stopped, LSIRDY flag goes low after 6 LSI oscillator
  970. * clock cycles.
  971. */
  972. #define __HAL_RCC_LSI_DISABLE() (*(__IO uint32_t *) RCC_CSR_LSION_BB = DISABLE)
  973. /**
  974. * @}
  975. */
  976. /** @defgroup RCC_HSE_Configuration HSE Configuration
  977. * @{
  978. */
  979. /**
  980. * @brief Macro to configure the External High Speed oscillator (HSE).
  981. * @note Transition HSE Bypass to HSE On and HSE On to HSE Bypass are not
  982. * supported by this macro. User should request a transition to HSE Off
  983. * first and then HSE On or HSE Bypass.
  984. * @note After enabling the HSE (RCC_HSE_ON or RCC_HSE_Bypass), the application
  985. * software should wait on HSERDY flag to be set indicating that HSE clock
  986. * is stable and can be used to clock the PLL and/or system clock.
  987. * @note HSE state can not be changed if it is used directly or through the
  988. * PLL as system clock. In this case, you have to select another source
  989. * of the system clock then change the HSE state (ex. disable it).
  990. * @note The HSE is stopped by hardware when entering STOP and STANDBY modes.
  991. * @note This function reset the CSSON bit, so if the clock security system(CSS)
  992. * was previously enabled you have to enable it again after calling this
  993. * function.
  994. * @param __STATE__ specifies the new state of the HSE.
  995. * This parameter can be one of the following values:
  996. * @arg @ref RCC_HSE_OFF turn OFF the HSE oscillator, HSERDY flag goes low after
  997. * 6 HSE oscillator clock cycles.
  998. * @arg @ref RCC_HSE_ON turn ON the HSE oscillator
  999. * @arg @ref RCC_HSE_BYPASS HSE oscillator bypassed with external clock
  1000. */
  1001. #define __HAL_RCC_HSE_CONFIG(__STATE__) \
  1002. do{ \
  1003. if ((__STATE__) == RCC_HSE_ON) \
  1004. { \
  1005. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  1006. } \
  1007. else if ((__STATE__) == RCC_HSE_OFF) \
  1008. { \
  1009. CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \
  1010. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \
  1011. } \
  1012. else if ((__STATE__) == RCC_HSE_BYPASS) \
  1013. { \
  1014. SET_BIT(RCC->CR, RCC_CR_HSEBYP); \
  1015. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  1016. } \
  1017. else \
  1018. { \
  1019. CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \
  1020. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \
  1021. } \
  1022. }while(0U)
  1023. /**
  1024. * @}
  1025. */
  1026. /** @defgroup RCC_LSE_Configuration LSE Configuration
  1027. * @{
  1028. */
  1029. /**
  1030. * @brief Macro to configure the External Low Speed oscillator (LSE).
  1031. * @note Transitions LSE Bypass to LSE On and LSE On to LSE Bypass are not supported by this macro.
  1032. * @note As the LSE is in the Backup domain and write access is denied to
  1033. * this domain after reset, you have to enable write access using
  1034. * @ref HAL_PWR_EnableBkUpAccess() function before to configure the LSE
  1035. * (to be done once after reset).
  1036. * @note After enabling the LSE (RCC_LSE_ON or RCC_LSE_BYPASS), the application
  1037. * software should wait on LSERDY flag to be set indicating that LSE clock
  1038. * is stable and can be used to clock the RTC.
  1039. * @param __STATE__ specifies the new state of the LSE.
  1040. * This parameter can be one of the following values:
  1041. * @arg @ref RCC_LSE_OFF turn OFF the LSE oscillator, LSERDY flag goes low after
  1042. * 6 LSE oscillator clock cycles.
  1043. * @arg @ref RCC_LSE_ON turn ON the LSE oscillator.
  1044. * @arg @ref RCC_LSE_BYPASS LSE oscillator bypassed with external clock.
  1045. */
  1046. #define __HAL_RCC_LSE_CONFIG(__STATE__) \
  1047. do{ \
  1048. if ((__STATE__) == RCC_LSE_ON) \
  1049. { \
  1050. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  1051. } \
  1052. else if ((__STATE__) == RCC_LSE_OFF) \
  1053. { \
  1054. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  1055. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  1056. } \
  1057. else if ((__STATE__) == RCC_LSE_BYPASS) \
  1058. { \
  1059. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  1060. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  1061. } \
  1062. else \
  1063. { \
  1064. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  1065. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  1066. } \
  1067. }while(0U)
  1068. /**
  1069. * @}
  1070. */
  1071. /** @defgroup RCC_USARTx_Clock_Config RCC USARTx Clock Config
  1072. * @{
  1073. */
  1074. /** @brief Macro to configure the USART1 clock (USART1CLK).
  1075. * @param __USART1CLKSOURCE__ specifies the USART1 clock source.
  1076. * This parameter can be one of the following values:
  1077. @if STM32F302xC
  1078. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1079. @endif
  1080. @if STM32F303xC
  1081. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1082. @endif
  1083. @if STM32F358xx
  1084. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1085. @endif
  1086. @if STM32F302xE
  1087. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1088. @endif
  1089. @if STM32F303xE
  1090. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1091. @endif
  1092. @if STM32F398xx
  1093. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1094. @endif
  1095. @if STM32F373xC
  1096. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1097. @endif
  1098. @if STM32F378xx
  1099. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1100. @endif
  1101. @if STM32F301x8
  1102. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1103. @endif
  1104. @if STM32F302x8
  1105. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1106. @endif
  1107. @if STM32F318xx
  1108. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1109. @endif
  1110. @if STM32F303x8
  1111. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1112. @endif
  1113. @if STM32F334x8
  1114. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1115. @endif
  1116. @if STM32F328xx
  1117. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1118. @endif
  1119. * @arg @ref RCC_USART1CLKSOURCE_HSI HSI selected as USART1 clock
  1120. * @arg @ref RCC_USART1CLKSOURCE_SYSCLK System Clock selected as USART1 clock
  1121. * @arg @ref RCC_USART1CLKSOURCE_LSE LSE selected as USART1 clock
  1122. */
  1123. #define __HAL_RCC_USART1_CONFIG(__USART1CLKSOURCE__) \
  1124. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_USART1SW, (uint32_t)(__USART1CLKSOURCE__))
  1125. /** @brief Macro to get the USART1 clock source.
  1126. * @retval The clock source can be one of the following values:
  1127. @if STM32F302xC
  1128. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1129. @endif
  1130. @if STM32F303xC
  1131. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1132. @endif
  1133. @if STM32F358xx
  1134. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1135. @endif
  1136. @if STM32F302xE
  1137. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1138. @endif
  1139. @if STM32F303xE
  1140. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1141. @endif
  1142. @if STM32F398xx
  1143. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1144. @endif
  1145. @if STM32F373xC
  1146. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1147. @endif
  1148. @if STM32F378xx
  1149. * @arg @ref RCC_USART1CLKSOURCE_PCLK2 PCLK2 selected as USART1 clock
  1150. @endif
  1151. @if STM32F301x8
  1152. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1153. @endif
  1154. @if STM32F302x8
  1155. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1156. @endif
  1157. @if STM32F318xx
  1158. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1159. @endif
  1160. @if STM32F303x8
  1161. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1162. @endif
  1163. @if STM32F334x8
  1164. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1165. @endif
  1166. @if STM32F328xx
  1167. * @arg @ref RCC_USART1CLKSOURCE_PCLK1 PCLK1 selected as USART1 clock
  1168. @endif
  1169. * @arg @ref RCC_USART1CLKSOURCE_HSI HSI selected as USART1 clock
  1170. * @arg @ref RCC_USART1CLKSOURCE_SYSCLK System Clock selected as USART1 clock
  1171. * @arg @ref RCC_USART1CLKSOURCE_LSE LSE selected as USART1 clock
  1172. */
  1173. #define __HAL_RCC_GET_USART1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_USART1SW)))
  1174. #if defined(RCC_CFGR3_USART2SW)
  1175. /** @brief Macro to configure the USART2 clock (USART2CLK).
  1176. * @param __USART2CLKSOURCE__ specifies the USART2 clock source.
  1177. * This parameter can be one of the following values:
  1178. * @arg @ref RCC_USART2CLKSOURCE_PCLK1 PCLK1 selected as USART2 clock
  1179. * @arg @ref RCC_USART2CLKSOURCE_HSI HSI selected as USART2 clock
  1180. * @arg @ref RCC_USART2CLKSOURCE_SYSCLK System Clock selected as USART2 clock
  1181. * @arg @ref RCC_USART2CLKSOURCE_LSE LSE selected as USART2 clock
  1182. */
  1183. #define __HAL_RCC_USART2_CONFIG(__USART2CLKSOURCE__) \
  1184. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_USART2SW, (uint32_t)(__USART2CLKSOURCE__))
  1185. /** @brief Macro to get the USART2 clock source.
  1186. * @retval The clock source can be one of the following values:
  1187. * @arg @ref RCC_USART2CLKSOURCE_PCLK1 PCLK1 selected as USART2 clock
  1188. * @arg @ref RCC_USART2CLKSOURCE_HSI HSI selected as USART2 clock
  1189. * @arg @ref RCC_USART2CLKSOURCE_SYSCLK System Clock selected as USART2 clock
  1190. * @arg @ref RCC_USART2CLKSOURCE_LSE LSE selected as USART2 clock
  1191. */
  1192. #define __HAL_RCC_GET_USART2_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_USART2SW)))
  1193. #endif /* RCC_CFGR3_USART2SW */
  1194. #if defined(RCC_CFGR3_USART3SW)
  1195. /** @brief Macro to configure the USART3 clock (USART3CLK).
  1196. * @param __USART3CLKSOURCE__ specifies the USART3 clock source.
  1197. * This parameter can be one of the following values:
  1198. * @arg @ref RCC_USART3CLKSOURCE_PCLK1 PCLK1 selected as USART3 clock
  1199. * @arg @ref RCC_USART3CLKSOURCE_HSI HSI selected as USART3 clock
  1200. * @arg @ref RCC_USART3CLKSOURCE_SYSCLK System Clock selected as USART3 clock
  1201. * @arg @ref RCC_USART3CLKSOURCE_LSE LSE selected as USART3 clock
  1202. */
  1203. #define __HAL_RCC_USART3_CONFIG(__USART3CLKSOURCE__) \
  1204. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_USART3SW, (uint32_t)(__USART3CLKSOURCE__))
  1205. /** @brief Macro to get the USART3 clock source.
  1206. * @retval The clock source can be one of the following values:
  1207. * @arg @ref RCC_USART3CLKSOURCE_PCLK1 PCLK1 selected as USART3 clock
  1208. * @arg @ref RCC_USART3CLKSOURCE_HSI HSI selected as USART3 clock
  1209. * @arg @ref RCC_USART3CLKSOURCE_SYSCLK System Clock selected as USART3 clock
  1210. * @arg @ref RCC_USART3CLKSOURCE_LSE LSE selected as USART3 clock
  1211. */
  1212. #define __HAL_RCC_GET_USART3_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_USART3SW)))
  1213. #endif /* RCC_CFGR3_USART2SW */
  1214. /**
  1215. * @}
  1216. */
  1217. /** @defgroup RCC_I2Cx_Clock_Config RCC I2Cx Clock Config
  1218. * @{
  1219. */
  1220. /** @brief Macro to configure the I2C1 clock (I2C1CLK).
  1221. * @param __I2C1CLKSOURCE__ specifies the I2C1 clock source.
  1222. * This parameter can be one of the following values:
  1223. * @arg @ref RCC_I2C1CLKSOURCE_HSI HSI selected as I2C1 clock
  1224. * @arg @ref RCC_I2C1CLKSOURCE_SYSCLK System Clock selected as I2C1 clock
  1225. */
  1226. #define __HAL_RCC_I2C1_CONFIG(__I2C1CLKSOURCE__) \
  1227. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C1SW, (uint32_t)(__I2C1CLKSOURCE__))
  1228. /** @brief Macro to get the I2C1 clock source.
  1229. * @retval The clock source can be one of the following values:
  1230. * @arg @ref RCC_I2C1CLKSOURCE_HSI HSI selected as I2C1 clock
  1231. * @arg @ref RCC_I2C1CLKSOURCE_SYSCLK System Clock selected as I2C1 clock
  1232. */
  1233. #define __HAL_RCC_GET_I2C1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_I2C1SW)))
  1234. /**
  1235. * @}
  1236. */
  1237. /** @defgroup RCC_PLL_Configuration PLL Configuration
  1238. * @{
  1239. */
  1240. /** @brief Macro to enable the main PLL.
  1241. * @note After enabling the main PLL, the application software should wait on
  1242. * PLLRDY flag to be set indicating that PLL clock is stable and can
  1243. * be used as system clock source.
  1244. * @note The main PLL is disabled by hardware when entering STOP and STANDBY modes.
  1245. */
  1246. #define __HAL_RCC_PLL_ENABLE() (*(__IO uint32_t *) RCC_CR_PLLON_BB = ENABLE)
  1247. /** @brief Macro to disable the main PLL.
  1248. * @note The main PLL can not be disabled if it is used as system clock source
  1249. */
  1250. #define __HAL_RCC_PLL_DISABLE() (*(__IO uint32_t *) RCC_CR_PLLON_BB = DISABLE)
  1251. /** @brief Get oscillator clock selected as PLL input clock
  1252. * @retval The clock source used for PLL entry. The returned value can be one
  1253. * of the following:
  1254. * @arg @ref RCC_PLLSOURCE_HSI HSI oscillator clock selected as PLL input clock
  1255. * @arg @ref RCC_PLLSOURCE_HSE HSE oscillator clock selected as PLL input clock
  1256. */
  1257. #define __HAL_RCC_GET_PLL_OSCSOURCE() ((uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PLLSRC)))
  1258. /**
  1259. * @}
  1260. */
  1261. /** @defgroup RCC_Get_Clock_source Get Clock source
  1262. * @{
  1263. */
  1264. /**
  1265. * @brief Macro to configure the system clock source.
  1266. * @param __SYSCLKSOURCE__ specifies the system clock source.
  1267. * This parameter can be one of the following values:
  1268. * @arg @ref RCC_SYSCLKSOURCE_HSI HSI oscillator is used as system clock source.
  1269. * @arg @ref RCC_SYSCLKSOURCE_HSE HSE oscillator is used as system clock source.
  1270. * @arg @ref RCC_SYSCLKSOURCE_PLLCLK PLL output is used as system clock source.
  1271. */
  1272. #define __HAL_RCC_SYSCLK_CONFIG(__SYSCLKSOURCE__) \
  1273. MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, (__SYSCLKSOURCE__))
  1274. /** @brief Macro to get the clock source used as system clock.
  1275. * @retval The clock source used as system clock. The returned value can be one
  1276. * of the following:
  1277. * @arg @ref RCC_SYSCLKSOURCE_STATUS_HSI HSI used as system clock
  1278. * @arg @ref RCC_SYSCLKSOURCE_STATUS_HSE HSE used as system clock
  1279. * @arg @ref RCC_SYSCLKSOURCE_STATUS_PLLCLK PLL used as system clock
  1280. */
  1281. #define __HAL_RCC_GET_SYSCLK_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR,RCC_CFGR_SWS)))
  1282. /**
  1283. * @}
  1284. */
  1285. /** @defgroup RCCEx_MCOx_Clock_Config RCC Extended MCOx Clock Config
  1286. * @{
  1287. */
  1288. #if defined(RCC_CFGR_MCOPRE)
  1289. /** @brief Macro to configure the MCO clock.
  1290. * @param __MCOCLKSOURCE__ specifies the MCO clock source.
  1291. * This parameter can be one of the following values:
  1292. * @arg @ref RCC_MCO1SOURCE_NOCLOCK No clock selected as MCO clock
  1293. * @arg @ref RCC_MCO1SOURCE_SYSCLK System Clock selected as MCO clock
  1294. * @arg @ref RCC_MCO1SOURCE_HSI HSI oscillator clock selected as MCO clock
  1295. * @arg @ref RCC_MCO1SOURCE_HSE HSE selected as MCO clock
  1296. * @arg @ref RCC_MCO1SOURCE_LSI LSI selected as MCO clock
  1297. * @arg @ref RCC_MCO1SOURCE_LSE LSE selected as MCO clock
  1298. * @arg @ref RCC_MCO1SOURCE_PLLCLK_DIV2 PLLCLK Divided by 2 selected as MCO clock
  1299. * @param __MCODIV__ specifies the MCO clock prescaler.
  1300. * This parameter can be one of the following values:
  1301. * @arg @ref RCC_MCODIV_1 MCO clock source is divided by 1
  1302. * @arg @ref RCC_MCODIV_2 MCO clock source is divided by 2
  1303. * @arg @ref RCC_MCODIV_4 MCO clock source is divided by 4
  1304. * @arg @ref RCC_MCODIV_8 MCO clock source is divided by 8
  1305. * @arg @ref RCC_MCODIV_16 MCO clock source is divided by 16
  1306. * @arg @ref RCC_MCODIV_32 MCO clock source is divided by 32
  1307. * @arg @ref RCC_MCODIV_64 MCO clock source is divided by 64
  1308. * @arg @ref RCC_MCODIV_128 MCO clock source is divided by 128
  1309. */
  1310. #else
  1311. /** @brief Macro to configure the MCO clock.
  1312. * @param __MCOCLKSOURCE__ specifies the MCO clock source.
  1313. * This parameter can be one of the following values:
  1314. * @arg @ref RCC_MCO1SOURCE_NOCLOCK No clock selected as MCO clock
  1315. * @arg @ref RCC_MCO1SOURCE_SYSCLK System Clock selected as MCO clock
  1316. * @arg @ref RCC_MCO1SOURCE_HSI HSI selected as MCO clock
  1317. * @arg @ref RCC_MCO1SOURCE_HSE HSE selected as MCO clock
  1318. * @arg @ref RCC_MCO1SOURCE_LSI LSI selected as MCO clock
  1319. * @arg @ref RCC_MCO1SOURCE_LSE LSE selected as MCO clock
  1320. * @arg @ref RCC_MCO1SOURCE_PLLCLK_DIV2 PLLCLK Divided by 2 selected as MCO clock
  1321. * @param __MCODIV__ specifies the MCO clock prescaler.
  1322. * This parameter can be one of the following values:
  1323. * @arg @ref RCC_MCODIV_1 No division applied on MCO clock source
  1324. */
  1325. #endif
  1326. #if defined(RCC_CFGR_MCOPRE)
  1327. #define __HAL_RCC_MCO1_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \
  1328. MODIFY_REG(RCC->CFGR, (RCC_CFGR_MCO | RCC_CFGR_MCOPRE), ((__MCOCLKSOURCE__) | (__MCODIV__)))
  1329. #else
  1330. #define __HAL_RCC_MCO1_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \
  1331. MODIFY_REG(RCC->CFGR, RCC_CFGR_MCO, (__MCOCLKSOURCE__))
  1332. #endif
  1333. /**
  1334. * @}
  1335. */
  1336. /** @defgroup RCC_RTC_Clock_Configuration RCC RTC Clock Configuration
  1337. * @{
  1338. */
  1339. /** @brief Macro to configure the RTC clock (RTCCLK).
  1340. * @note As the RTC clock configuration bits are in the Backup domain and write
  1341. * access is denied to this domain after reset, you have to enable write
  1342. * access using the Power Backup Access macro before to configure
  1343. * the RTC clock source (to be done once after reset).
  1344. * @note Once the RTC clock is configured it cannot be changed unless the
  1345. * Backup domain is reset using @ref __HAL_RCC_BACKUPRESET_FORCE() macro, or by
  1346. * a Power On Reset (POR).
  1347. *
  1348. * @param __RTC_CLKSOURCE__ specifies the RTC clock source.
  1349. * This parameter can be one of the following values:
  1350. * @arg @ref RCC_RTCCLKSOURCE_NO_CLK No clock selected as RTC clock
  1351. * @arg @ref RCC_RTCCLKSOURCE_LSE LSE selected as RTC clock
  1352. * @arg @ref RCC_RTCCLKSOURCE_LSI LSI selected as RTC clock
  1353. * @arg @ref RCC_RTCCLKSOURCE_HSE_DIV32 HSE clock divided by 32
  1354. * @note If the LSE or LSI is used as RTC clock source, the RTC continues to
  1355. * work in STOP and STANDBY modes, and can be used as wakeup source.
  1356. * However, when the LSI clock and HSE clock divided by 32 is used as RTC clock source,
  1357. * the RTC cannot be used in STOP and STANDBY modes.
  1358. * @note The system must always be configured so as to get a PCLK frequency greater than or
  1359. * equal to the RTCCLK frequency for a proper operation of the RTC.
  1360. */
  1361. #define __HAL_RCC_RTC_CONFIG(__RTC_CLKSOURCE__) MODIFY_REG(RCC->BDCR, RCC_BDCR_RTCSEL, (__RTC_CLKSOURCE__))
  1362. /** @brief Macro to get the RTC clock source.
  1363. * @retval The clock source can be one of the following values:
  1364. * @arg @ref RCC_RTCCLKSOURCE_NO_CLK No clock selected as RTC clock
  1365. * @arg @ref RCC_RTCCLKSOURCE_LSE LSE selected as RTC clock
  1366. * @arg @ref RCC_RTCCLKSOURCE_LSI LSI selected as RTC clock
  1367. * @arg @ref RCC_RTCCLKSOURCE_HSE_DIV32 HSE clock divided by 32
  1368. */
  1369. #define __HAL_RCC_GET_RTC_SOURCE() (READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL))
  1370. /** @brief Macro to enable the the RTC clock.
  1371. * @note These macros must be used only after the RTC clock source was selected.
  1372. */
  1373. #define __HAL_RCC_RTC_ENABLE() (*(__IO uint32_t *) RCC_BDCR_RTCEN_BB = ENABLE)
  1374. /** @brief Macro to disable the the RTC clock.
  1375. * @note These macros must be used only after the RTC clock source was selected.
  1376. */
  1377. #define __HAL_RCC_RTC_DISABLE() (*(__IO uint32_t *) RCC_BDCR_RTCEN_BB = DISABLE)
  1378. /** @brief Macro to force the Backup domain reset.
  1379. * @note This function resets the RTC peripheral (including the backup registers)
  1380. * and the RTC clock source selection in RCC_BDCR register.
  1381. */
  1382. #define __HAL_RCC_BACKUPRESET_FORCE() (*(__IO uint32_t *) RCC_BDCR_BDRST_BB = ENABLE)
  1383. /** @brief Macros to release the Backup domain reset.
  1384. */
  1385. #define __HAL_RCC_BACKUPRESET_RELEASE() (*(__IO uint32_t *) RCC_BDCR_BDRST_BB = DISABLE)
  1386. /**
  1387. * @}
  1388. */
  1389. /** @defgroup RCC_Flags_Interrupts_Management Flags Interrupts Management
  1390. * @brief macros to manage the specified RCC Flags and interrupts.
  1391. * @{
  1392. */
  1393. /** @brief Enable RCC interrupt.
  1394. * @param __INTERRUPT__ specifies the RCC interrupt sources to be enabled.
  1395. * This parameter can be any combination of the following values:
  1396. * @arg @ref RCC_IT_LSIRDY LSI ready interrupt
  1397. * @arg @ref RCC_IT_LSERDY LSE ready interrupt
  1398. * @arg @ref RCC_IT_HSIRDY HSI ready interrupt
  1399. * @arg @ref RCC_IT_HSERDY HSE ready interrupt
  1400. * @arg @ref RCC_IT_PLLRDY main PLL ready interrupt
  1401. */
  1402. #define __HAL_RCC_ENABLE_IT(__INTERRUPT__) (*(__IO uint8_t *) RCC_CIR_BYTE1_ADDRESS |= (__INTERRUPT__))
  1403. /** @brief Disable RCC interrupt.
  1404. * @param __INTERRUPT__ specifies the RCC interrupt sources to be disabled.
  1405. * This parameter can be any combination of the following values:
  1406. * @arg @ref RCC_IT_LSIRDY LSI ready interrupt
  1407. * @arg @ref RCC_IT_LSERDY LSE ready interrupt
  1408. * @arg @ref RCC_IT_HSIRDY HSI ready interrupt
  1409. * @arg @ref RCC_IT_HSERDY HSE ready interrupt
  1410. * @arg @ref RCC_IT_PLLRDY main PLL ready interrupt
  1411. */
  1412. #define __HAL_RCC_DISABLE_IT(__INTERRUPT__) (*(__IO uint8_t *) RCC_CIR_BYTE1_ADDRESS &= (uint8_t)(~(__INTERRUPT__)))
  1413. /** @brief Clear the RCC's interrupt pending bits.
  1414. * @param __INTERRUPT__ specifies the interrupt pending bit to clear.
  1415. * This parameter can be any combination of the following values:
  1416. * @arg @ref RCC_IT_LSIRDY LSI ready interrupt.
  1417. * @arg @ref RCC_IT_LSERDY LSE ready interrupt.
  1418. * @arg @ref RCC_IT_HSIRDY HSI ready interrupt.
  1419. * @arg @ref RCC_IT_HSERDY HSE ready interrupt.
  1420. * @arg @ref RCC_IT_PLLRDY Main PLL ready interrupt.
  1421. * @arg @ref RCC_IT_CSS Clock Security System interrupt
  1422. */
  1423. #define __HAL_RCC_CLEAR_IT(__INTERRUPT__) (*(__IO uint8_t *) RCC_CIR_BYTE2_ADDRESS = (__INTERRUPT__))
  1424. /** @brief Check the RCC's interrupt has occurred or not.
  1425. * @param __INTERRUPT__ specifies the RCC interrupt source to check.
  1426. * This parameter can be one of the following values:
  1427. * @arg @ref RCC_IT_LSIRDY LSI ready interrupt.
  1428. * @arg @ref RCC_IT_LSERDY LSE ready interrupt.
  1429. * @arg @ref RCC_IT_HSIRDY HSI ready interrupt.
  1430. * @arg @ref RCC_IT_HSERDY HSE ready interrupt.
  1431. * @arg @ref RCC_IT_PLLRDY Main PLL ready interrupt.
  1432. * @arg @ref RCC_IT_CSS Clock Security System interrupt
  1433. * @retval The new state of __INTERRUPT__ (TRUE or FALSE).
  1434. */
  1435. #define __HAL_RCC_GET_IT(__INTERRUPT__) ((RCC->CIR & (__INTERRUPT__)) == (__INTERRUPT__))
  1436. /** @brief Set RMVF bit to clear the reset flags.
  1437. * The reset flags are RCC_FLAG_PINRST, RCC_FLAG_PORRST, RCC_FLAG_SFTRST,
  1438. * RCC_FLAG_OBLRST, RCC_FLAG_IWDGRST, RCC_FLAG_WWDGRST, RCC_FLAG_LPWRRST
  1439. */
  1440. #define __HAL_RCC_CLEAR_RESET_FLAGS() (*(__IO uint32_t *)RCC_CSR_RMVF_BB = ENABLE)
  1441. /** @brief Check RCC flag is set or not.
  1442. * @param __FLAG__ specifies the flag to check.
  1443. * This parameter can be one of the following values:
  1444. * @arg @ref RCC_FLAG_HSIRDY HSI oscillator clock ready.
  1445. * @arg @ref RCC_FLAG_HSERDY HSE oscillator clock ready.
  1446. * @arg @ref RCC_FLAG_PLLRDY Main PLL clock ready.
  1447. * @arg @ref RCC_FLAG_LSERDY LSE oscillator clock ready.
  1448. * @arg @ref RCC_FLAG_LSIRDY LSI oscillator clock ready.
  1449. * @arg @ref RCC_FLAG_OBLRST Option Byte Load reset
  1450. * @arg @ref RCC_FLAG_PINRST Pin reset.
  1451. * @arg @ref RCC_FLAG_PORRST POR/PDR reset.
  1452. * @arg @ref RCC_FLAG_SFTRST Software reset.
  1453. * @arg @ref RCC_FLAG_IWDGRST Independent Watchdog reset.
  1454. * @arg @ref RCC_FLAG_WWDGRST Window Watchdog reset.
  1455. * @arg @ref RCC_FLAG_LPWRRST Low Power reset.
  1456. @if defined(STM32F301x8)
  1457. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1458. @endif
  1459. @if defined(STM32F302x8)
  1460. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1461. @endif
  1462. @if defined(STM32F302xC)
  1463. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1464. * @arg @ref RCC_FLAG_MCO Microcontroller Clock Output
  1465. @endif
  1466. @if defined(STM32F302xE)
  1467. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1468. @endif
  1469. @if defined(STM32F303x8)
  1470. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1471. @endif
  1472. @if defined(STM32F303xC)
  1473. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1474. * @arg @ref RCC_FLAG_MCO Microcontroller Clock Output
  1475. @endif
  1476. @if defined(STM32F303xE)
  1477. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1478. @endif
  1479. @if defined(STM32F334x8)
  1480. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1481. @endif
  1482. @if defined(STM32F358xx)
  1483. * @arg @ref RCC_FLAG_MCO Microcontroller Clock Output
  1484. @endif
  1485. @if defined(STM32F373xC)
  1486. * @arg @ref RCC_FLAG_V18PWRRST Reset flag of the 1.8 V domain
  1487. @endif
  1488. * @retval The new state of __FLAG__ (TRUE or FALSE).
  1489. */
  1490. #define __HAL_RCC_GET_FLAG(__FLAG__) (((((__FLAG__) >> 5U) == CR_REG_INDEX) ? RCC->CR : \
  1491. (((__FLAG__) >> 5U) == BDCR_REG_INDEX)? RCC->BDCR : \
  1492. (((__FLAG__) >> 5U) == CFGR_REG_INDEX)? RCC->CFGR : \
  1493. RCC->CSR) & (1U << ((__FLAG__) & RCC_FLAG_MASK)))
  1494. /**
  1495. * @}
  1496. */
  1497. /**
  1498. * @}
  1499. */
  1500. /* Include RCC HAL Extension module */
  1501. #include "stm32f3xx_hal_rcc_ex.h"
  1502. /* Exported functions --------------------------------------------------------*/
  1503. /** @addtogroup RCC_Exported_Functions
  1504. * @{
  1505. */
  1506. /** @addtogroup RCC_Exported_Functions_Group1
  1507. * @{
  1508. */
  1509. /* Initialization and de-initialization functions ******************************/
  1510. HAL_StatusTypeDef HAL_RCC_DeInit(void);
  1511. HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct);
  1512. HAL_StatusTypeDef HAL_RCC_ClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t FLatency);
  1513. /**
  1514. * @}
  1515. */
  1516. /** @addtogroup RCC_Exported_Functions_Group2
  1517. * @{
  1518. */
  1519. /* Peripheral Control functions ************************************************/
  1520. void HAL_RCC_MCOConfig(uint32_t RCC_MCOx, uint32_t RCC_MCOSource, uint32_t RCC_MCODiv);
  1521. void HAL_RCC_EnableCSS(void);
  1522. /* CSS NMI IRQ handler */
  1523. void HAL_RCC_NMI_IRQHandler(void);
  1524. /* User Callbacks in non blocking mode (IT mode) */
  1525. void HAL_RCC_CSSCallback(void);
  1526. void HAL_RCC_DisableCSS(void);
  1527. uint32_t HAL_RCC_GetSysClockFreq(void);
  1528. uint32_t HAL_RCC_GetHCLKFreq(void);
  1529. uint32_t HAL_RCC_GetPCLK1Freq(void);
  1530. uint32_t HAL_RCC_GetPCLK2Freq(void);
  1531. void HAL_RCC_GetOscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct);
  1532. void HAL_RCC_GetClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t *pFLatency);
  1533. /**
  1534. * @}
  1535. */
  1536. /**
  1537. * @}
  1538. */
  1539. /**
  1540. * @}
  1541. */
  1542. /**
  1543. * @}
  1544. */
  1545. #ifdef __cplusplus
  1546. }
  1547. #endif
  1548. #endif /* __STM32F3xx_HAL_RCC_H */