stm32f3xx_hal_tsc.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830
  1. /**
  2. ******************************************************************************
  3. * @file stm32f3xx_hal_tsc.h
  4. * @author MCD Application Team
  5. * @brief Header file of TSC HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. /* Define to prevent recursive inclusion -------------------------------------*/
  19. #ifndef STM32F3xx_HAL_TSC_H
  20. #define STM32F3xx_HAL_TSC_H
  21. #ifdef __cplusplus
  22. extern "C" {
  23. #endif
  24. /* Includes ------------------------------------------------------------------*/
  25. #include "stm32f3xx_hal_def.h"
  26. /** @addtogroup STM32F3xx_HAL_Driver
  27. * @{
  28. */
  29. /** @addtogroup TSC
  30. * @{
  31. */
  32. /* Exported types ------------------------------------------------------------*/
  33. /** @defgroup TSC_Exported_Types TSC Exported Types
  34. * @{
  35. */
  36. /**
  37. * @brief TSC state structure definition
  38. */
  39. typedef enum
  40. {
  41. HAL_TSC_STATE_RESET = 0x00UL, /*!< TSC registers have their reset value */
  42. HAL_TSC_STATE_READY = 0x01UL, /*!< TSC registers are initialized or acquisition is completed with success */
  43. HAL_TSC_STATE_BUSY = 0x02UL, /*!< TSC initialization or acquisition is on-going */
  44. HAL_TSC_STATE_ERROR = 0x03UL /*!< Acquisition is completed with max count error */
  45. } HAL_TSC_StateTypeDef;
  46. /**
  47. * @brief TSC group status structure definition
  48. */
  49. typedef enum
  50. {
  51. TSC_GROUP_ONGOING = 0x00UL, /*!< Acquisition on group is on-going or not started */
  52. TSC_GROUP_COMPLETED = 0x01UL /*!< Acquisition on group is completed with success (no max count error) */
  53. } TSC_GroupStatusTypeDef;
  54. /**
  55. * @brief TSC init structure definition
  56. */
  57. typedef struct
  58. {
  59. uint32_t CTPulseHighLength; /*!< Charge-transfer high pulse length
  60. This parameter can be a value of @ref TSC_CTPulseHL_Config */
  61. uint32_t CTPulseLowLength; /*!< Charge-transfer low pulse length
  62. This parameter can be a value of @ref TSC_CTPulseLL_Config */
  63. FunctionalState SpreadSpectrum; /*!< Spread spectrum activation
  64. This parameter can be set to ENABLE or DISABLE. */
  65. uint32_t SpreadSpectrumDeviation; /*!< Spread spectrum deviation
  66. This parameter must be a number between Min_Data = 0 and Max_Data = 127 */
  67. uint32_t SpreadSpectrumPrescaler; /*!< Spread spectrum prescaler
  68. This parameter can be a value of @ref TSC_SpreadSpec_Prescaler */
  69. uint32_t PulseGeneratorPrescaler; /*!< Pulse generator prescaler
  70. This parameter can be a value of @ref TSC_PulseGenerator_Prescaler */
  71. uint32_t MaxCountValue; /*!< Max count value
  72. This parameter can be a value of @ref TSC_MaxCount_Value */
  73. uint32_t IODefaultMode; /*!< IO default mode
  74. This parameter can be a value of @ref TSC_IO_Default_Mode */
  75. uint32_t SynchroPinPolarity; /*!< Synchro pin polarity
  76. This parameter can be a value of @ref TSC_Synchro_Pin_Polarity */
  77. uint32_t AcquisitionMode; /*!< Acquisition mode
  78. This parameter can be a value of @ref TSC_Acquisition_Mode */
  79. FunctionalState MaxCountInterrupt;/*!< Max count interrupt activation
  80. This parameter can be set to ENABLE or DISABLE. */
  81. uint32_t ChannelIOs; /*!< Channel IOs mask */
  82. uint32_t ShieldIOs; /*!< Shield IOs mask */
  83. uint32_t SamplingIOs; /*!< Sampling IOs mask */
  84. } TSC_InitTypeDef;
  85. /**
  86. * @brief TSC IOs configuration structure definition
  87. */
  88. typedef struct
  89. {
  90. uint32_t ChannelIOs; /*!< Channel IOs mask */
  91. uint32_t ShieldIOs; /*!< Shield IOs mask */
  92. uint32_t SamplingIOs; /*!< Sampling IOs mask */
  93. } TSC_IOConfigTypeDef;
  94. /**
  95. * @brief TSC handle Structure definition
  96. */
  97. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  98. typedef struct __TSC_HandleTypeDef
  99. #else
  100. typedef struct
  101. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  102. {
  103. TSC_TypeDef *Instance; /*!< Register base address */
  104. TSC_InitTypeDef Init; /*!< Initialization parameters */
  105. __IO HAL_TSC_StateTypeDef State; /*!< Peripheral state */
  106. HAL_LockTypeDef Lock; /*!< Lock feature */
  107. __IO uint32_t ErrorCode; /*!< TSC Error code */
  108. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  109. void (* ConvCpltCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Conversion complete callback */
  110. void (* ErrorCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Error callback */
  111. void (* MspInitCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Msp Init callback */
  112. void (* MspDeInitCallback)(struct __TSC_HandleTypeDef *htsc); /*!< TSC Msp DeInit callback */
  113. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  114. } TSC_HandleTypeDef;
  115. enum
  116. {
  117. TSC_GROUP1_IDX = 0x00UL,
  118. TSC_GROUP2_IDX,
  119. TSC_GROUP3_IDX,
  120. TSC_GROUP4_IDX,
  121. TSC_GROUP5_IDX,
  122. TSC_GROUP6_IDX,
  123. TSC_GROUP7_IDX,
  124. TSC_GROUP8_IDX,
  125. TSC_NB_OF_GROUPS
  126. };
  127. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  128. /**
  129. * @brief HAL TSC Callback ID enumeration definition
  130. */
  131. typedef enum
  132. {
  133. HAL_TSC_CONV_COMPLETE_CB_ID = 0x00UL, /*!< TSC Conversion completed callback ID */
  134. HAL_TSC_ERROR_CB_ID = 0x01UL, /*!< TSC Error callback ID */
  135. HAL_TSC_MSPINIT_CB_ID = 0x02UL, /*!< TSC Msp Init callback ID */
  136. HAL_TSC_MSPDEINIT_CB_ID = 0x03UL /*!< TSC Msp DeInit callback ID */
  137. } HAL_TSC_CallbackIDTypeDef;
  138. /**
  139. * @brief HAL TSC Callback pointer definition
  140. */
  141. typedef void (*pTSC_CallbackTypeDef)(TSC_HandleTypeDef *htsc); /*!< pointer to an TSC callback function */
  142. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  143. /**
  144. * @}
  145. */
  146. /* Exported constants --------------------------------------------------------*/
  147. /** @defgroup TSC_Exported_Constants TSC Exported Constants
  148. * @{
  149. */
  150. /** @defgroup TSC_Error_Code_definition TSC Error Code definition
  151. * @brief TSC Error Code definition
  152. * @{
  153. */
  154. #define HAL_TSC_ERROR_NONE 0x00000000UL /*!< No error */
  155. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  156. #define HAL_TSC_ERROR_INVALID_CALLBACK 0x00000001UL /*!< Invalid Callback error */
  157. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  158. /**
  159. * @}
  160. */
  161. /** @defgroup TSC_CTPulseHL_Config CTPulse High Length
  162. * @{
  163. */
  164. #define TSC_CTPH_1CYCLE 0x00000000UL
  165. /*!< Charge transfer pulse high during 1 cycle (PGCLK) */
  166. #define TSC_CTPH_2CYCLES TSC_CR_CTPH_0
  167. /*!< Charge transfer pulse high during 2 cycles (PGCLK) */
  168. #define TSC_CTPH_3CYCLES TSC_CR_CTPH_1
  169. /*!< Charge transfer pulse high during 3 cycles (PGCLK) */
  170. #define TSC_CTPH_4CYCLES (TSC_CR_CTPH_1 | TSC_CR_CTPH_0)
  171. /*!< Charge transfer pulse high during 4 cycles (PGCLK) */
  172. #define TSC_CTPH_5CYCLES TSC_CR_CTPH_2
  173. /*!< Charge transfer pulse high during 5 cycles (PGCLK) */
  174. #define TSC_CTPH_6CYCLES (TSC_CR_CTPH_2 | TSC_CR_CTPH_0)
  175. /*!< Charge transfer pulse high during 6 cycles (PGCLK) */
  176. #define TSC_CTPH_7CYCLES (TSC_CR_CTPH_2 | TSC_CR_CTPH_1)
  177. /*!< Charge transfer pulse high during 7 cycles (PGCLK) */
  178. #define TSC_CTPH_8CYCLES (TSC_CR_CTPH_2 | TSC_CR_CTPH_1 | TSC_CR_CTPH_0)
  179. /*!< Charge transfer pulse high during 8 cycles (PGCLK) */
  180. #define TSC_CTPH_9CYCLES TSC_CR_CTPH_3
  181. /*!< Charge transfer pulse high during 9 cycles (PGCLK) */
  182. #define TSC_CTPH_10CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_0)
  183. /*!< Charge transfer pulse high during 10 cycles (PGCLK) */
  184. #define TSC_CTPH_11CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_1)
  185. /*!< Charge transfer pulse high during 11 cycles (PGCLK) */
  186. #define TSC_CTPH_12CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_1 | TSC_CR_CTPH_0)
  187. /*!< Charge transfer pulse high during 12 cycles (PGCLK) */
  188. #define TSC_CTPH_13CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2)
  189. /*!< Charge transfer pulse high during 13 cycles (PGCLK) */
  190. #define TSC_CTPH_14CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2 | TSC_CR_CTPH_0)
  191. /*!< Charge transfer pulse high during 14 cycles (PGCLK) */
  192. #define TSC_CTPH_15CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2 | TSC_CR_CTPH_1)
  193. /*!< Charge transfer pulse high during 15 cycles (PGCLK) */
  194. #define TSC_CTPH_16CYCLES (TSC_CR_CTPH_3 | TSC_CR_CTPH_2 | TSC_CR_CTPH_1 | TSC_CR_CTPH_0)
  195. /*!< Charge transfer pulse high during 16 cycles (PGCLK) */
  196. /**
  197. * @}
  198. */
  199. /** @defgroup TSC_CTPulseLL_Config CTPulse Low Length
  200. * @{
  201. */
  202. #define TSC_CTPL_1CYCLE 0x00000000UL
  203. /*!< Charge transfer pulse low during 1 cycle (PGCLK) */
  204. #define TSC_CTPL_2CYCLES TSC_CR_CTPL_0
  205. /*!< Charge transfer pulse low during 2 cycles (PGCLK) */
  206. #define TSC_CTPL_3CYCLES TSC_CR_CTPL_1
  207. /*!< Charge transfer pulse low during 3 cycles (PGCLK) */
  208. #define TSC_CTPL_4CYCLES (TSC_CR_CTPL_1 | TSC_CR_CTPL_0)
  209. /*!< Charge transfer pulse low during 4 cycles (PGCLK) */
  210. #define TSC_CTPL_5CYCLES TSC_CR_CTPL_2
  211. /*!< Charge transfer pulse low during 5 cycles (PGCLK) */
  212. #define TSC_CTPL_6CYCLES (TSC_CR_CTPL_2 | TSC_CR_CTPL_0)
  213. /*!< Charge transfer pulse low during 6 cycles (PGCLK) */
  214. #define TSC_CTPL_7CYCLES (TSC_CR_CTPL_2 | TSC_CR_CTPL_1)
  215. /*!< Charge transfer pulse low during 7 cycles (PGCLK) */
  216. #define TSC_CTPL_8CYCLES (TSC_CR_CTPL_2 | TSC_CR_CTPL_1 | TSC_CR_CTPL_0)
  217. /*!< Charge transfer pulse low during 8 cycles (PGCLK) */
  218. #define TSC_CTPL_9CYCLES TSC_CR_CTPL_3
  219. /*!< Charge transfer pulse low during 9 cycles (PGCLK) */
  220. #define TSC_CTPL_10CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_0)
  221. /*!< Charge transfer pulse low during 10 cycles (PGCLK) */
  222. #define TSC_CTPL_11CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_1)
  223. /*!< Charge transfer pulse low during 11 cycles (PGCLK) */
  224. #define TSC_CTPL_12CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_1 | TSC_CR_CTPL_0)
  225. /*!< Charge transfer pulse low during 12 cycles (PGCLK) */
  226. #define TSC_CTPL_13CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2)
  227. /*!< Charge transfer pulse low during 13 cycles (PGCLK) */
  228. #define TSC_CTPL_14CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2 | TSC_CR_CTPL_0)
  229. /*!< Charge transfer pulse low during 14 cycles (PGCLK) */
  230. #define TSC_CTPL_15CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2 | TSC_CR_CTPL_1)
  231. /*!< Charge transfer pulse low during 15 cycles (PGCLK) */
  232. #define TSC_CTPL_16CYCLES (TSC_CR_CTPL_3 | TSC_CR_CTPL_2 | TSC_CR_CTPL_1 | TSC_CR_CTPL_0)
  233. /*!< Charge transfer pulse low during 16 cycles (PGCLK) */
  234. /**
  235. * @}
  236. */
  237. /** @defgroup TSC_SpreadSpec_Prescaler Spread Spectrum Prescaler
  238. * @{
  239. */
  240. #define TSC_SS_PRESC_DIV1 0x00000000UL /*!< Spread Spectrum Prescaler Div1 */
  241. #define TSC_SS_PRESC_DIV2 TSC_CR_SSPSC /*!< Spread Spectrum Prescaler Div2 */
  242. /**
  243. * @}
  244. */
  245. /** @defgroup TSC_PulseGenerator_Prescaler Pulse Generator Prescaler
  246. * @{
  247. */
  248. #define TSC_PG_PRESC_DIV1 0x00000000UL /*!< Pulse Generator HCLK Div1 */
  249. #define TSC_PG_PRESC_DIV2 TSC_CR_PGPSC_0 /*!< Pulse Generator HCLK Div2 */
  250. #define TSC_PG_PRESC_DIV4 TSC_CR_PGPSC_1 /*!< Pulse Generator HCLK Div4 */
  251. #define TSC_PG_PRESC_DIV8 (TSC_CR_PGPSC_1 | TSC_CR_PGPSC_0) /*!< Pulse Generator HCLK Div8 */
  252. #define TSC_PG_PRESC_DIV16 TSC_CR_PGPSC_2 /*!< Pulse Generator HCLK Div16 */
  253. #define TSC_PG_PRESC_DIV32 (TSC_CR_PGPSC_2 | TSC_CR_PGPSC_0) /*!< Pulse Generator HCLK Div32 */
  254. #define TSC_PG_PRESC_DIV64 (TSC_CR_PGPSC_2 | TSC_CR_PGPSC_1) /*!< Pulse Generator HCLK Div64 */
  255. #define TSC_PG_PRESC_DIV128 (TSC_CR_PGPSC_2 | TSC_CR_PGPSC_1 | TSC_CR_PGPSC_0) /*!< Pulse Generator HCLK Div128 */
  256. /**
  257. * @}
  258. */
  259. /** @defgroup TSC_MaxCount_Value Max Count Value
  260. * @{
  261. */
  262. #define TSC_MCV_255 0x00000000UL /*!< 255 maximum number of charge transfer pulses */
  263. #define TSC_MCV_511 TSC_CR_MCV_0 /*!< 511 maximum number of charge transfer pulses */
  264. #define TSC_MCV_1023 TSC_CR_MCV_1 /*!< 1023 maximum number of charge transfer pulses */
  265. #define TSC_MCV_2047 (TSC_CR_MCV_1 | TSC_CR_MCV_0) /*!< 2047 maximum number of charge transfer pulses */
  266. #define TSC_MCV_4095 TSC_CR_MCV_2 /*!< 4095 maximum number of charge transfer pulses */
  267. #define TSC_MCV_8191 (TSC_CR_MCV_2 | TSC_CR_MCV_0) /*!< 8191 maximum number of charge transfer pulses */
  268. #define TSC_MCV_16383 (TSC_CR_MCV_2 | TSC_CR_MCV_1) /*!< 16383 maximum number of charge transfer pulses */
  269. /**
  270. * @}
  271. */
  272. /** @defgroup TSC_IO_Default_Mode IO Default Mode
  273. * @{
  274. */
  275. #define TSC_IODEF_OUT_PP_LOW 0x00000000UL /*!< I/Os are forced to output push-pull low */
  276. #define TSC_IODEF_IN_FLOAT TSC_CR_IODEF /*!< I/Os are in input floating */
  277. /**
  278. * @}
  279. */
  280. /** @defgroup TSC_Synchro_Pin_Polarity Synchro Pin Polarity
  281. * @{
  282. */
  283. #define TSC_SYNC_POLARITY_FALLING 0x00000000UL /*!< Falling edge only */
  284. #define TSC_SYNC_POLARITY_RISING TSC_CR_SYNCPOL /*!< Rising edge and high level */
  285. /**
  286. * @}
  287. */
  288. /** @defgroup TSC_Acquisition_Mode Acquisition Mode
  289. * @{
  290. */
  291. #define TSC_ACQ_MODE_NORMAL 0x00000000UL
  292. /*!< Normal acquisition mode (acquisition starts as soon as START bit is set) */
  293. #define TSC_ACQ_MODE_SYNCHRO TSC_CR_AM
  294. /*!< Synchronized acquisition mode (acquisition starts if START bit is set and
  295. when the selected signal is detected on the SYNC input pin) */
  296. /**
  297. * @}
  298. */
  299. /** @defgroup TSC_interrupts_definition Interrupts definition
  300. * @{
  301. */
  302. #define TSC_IT_EOA TSC_IER_EOAIE /*!< End of acquisition interrupt enable */
  303. #define TSC_IT_MCE TSC_IER_MCEIE /*!< Max count error interrupt enable */
  304. /**
  305. * @}
  306. */
  307. /** @defgroup TSC_flags_definition Flags definition
  308. * @{
  309. */
  310. #define TSC_FLAG_EOA TSC_ISR_EOAF /*!< End of acquisition flag */
  311. #define TSC_FLAG_MCE TSC_ISR_MCEF /*!< Max count error flag */
  312. /**
  313. * @}
  314. */
  315. /** @defgroup TSC_Group_definition Group definition
  316. * @{
  317. */
  318. #define TSC_GROUP1 (0x1UL << TSC_GROUP1_IDX)
  319. #define TSC_GROUP2 (0x1UL << TSC_GROUP2_IDX)
  320. #define TSC_GROUP3 (0x1UL << TSC_GROUP3_IDX)
  321. #define TSC_GROUP4 (0x1UL << TSC_GROUP4_IDX)
  322. #define TSC_GROUP5 (0x1UL << TSC_GROUP5_IDX)
  323. #define TSC_GROUP6 (0x1UL << TSC_GROUP6_IDX)
  324. #define TSC_GROUP7 (0x1UL << TSC_GROUP7_IDX)
  325. #define TSC_GROUP8 (0x1UL << TSC_GROUP8_IDX)
  326. #define TSC_GROUP1_IO1 TSC_IOCCR_G1_IO1 /*!< TSC Group1 IO1 */
  327. #define TSC_GROUP1_IO2 TSC_IOCCR_G1_IO2 /*!< TSC Group1 IO2 */
  328. #define TSC_GROUP1_IO3 TSC_IOCCR_G1_IO3 /*!< TSC Group1 IO3 */
  329. #define TSC_GROUP1_IO4 TSC_IOCCR_G1_IO4 /*!< TSC Group1 IO4 */
  330. #define TSC_GROUP2_IO1 TSC_IOCCR_G2_IO1 /*!< TSC Group2 IO1 */
  331. #define TSC_GROUP2_IO2 TSC_IOCCR_G2_IO2 /*!< TSC Group2 IO2 */
  332. #define TSC_GROUP2_IO3 TSC_IOCCR_G2_IO3 /*!< TSC Group2 IO3 */
  333. #define TSC_GROUP2_IO4 TSC_IOCCR_G2_IO4 /*!< TSC Group2 IO4 */
  334. #define TSC_GROUP3_IO1 TSC_IOCCR_G3_IO1 /*!< TSC Group3 IO1 */
  335. #define TSC_GROUP3_IO2 TSC_IOCCR_G3_IO2 /*!< TSC Group3 IO2 */
  336. #define TSC_GROUP3_IO3 TSC_IOCCR_G3_IO3 /*!< TSC Group3 IO3 */
  337. #define TSC_GROUP3_IO4 TSC_IOCCR_G3_IO4 /*!< TSC Group3 IO4 */
  338. #define TSC_GROUP4_IO1 TSC_IOCCR_G4_IO1 /*!< TSC Group4 IO1 */
  339. #define TSC_GROUP4_IO2 TSC_IOCCR_G4_IO2 /*!< TSC Group4 IO2 */
  340. #define TSC_GROUP4_IO3 TSC_IOCCR_G4_IO3 /*!< TSC Group4 IO3 */
  341. #define TSC_GROUP4_IO4 TSC_IOCCR_G4_IO4 /*!< TSC Group4 IO4 */
  342. #define TSC_GROUP5_IO1 TSC_IOCCR_G5_IO1 /*!< TSC Group5 IO1 */
  343. #define TSC_GROUP5_IO2 TSC_IOCCR_G5_IO2 /*!< TSC Group5 IO2 */
  344. #define TSC_GROUP5_IO3 TSC_IOCCR_G5_IO3 /*!< TSC Group5 IO3 */
  345. #define TSC_GROUP5_IO4 TSC_IOCCR_G5_IO4 /*!< TSC Group5 IO4 */
  346. #define TSC_GROUP6_IO1 TSC_IOCCR_G6_IO1 /*!< TSC Group6 IO1 */
  347. #define TSC_GROUP6_IO2 TSC_IOCCR_G6_IO2 /*!< TSC Group6 IO2 */
  348. #define TSC_GROUP6_IO3 TSC_IOCCR_G6_IO3 /*!< TSC Group6 IO3 */
  349. #define TSC_GROUP6_IO4 TSC_IOCCR_G6_IO4 /*!< TSC Group6 IO4 */
  350. #define TSC_GROUP7_IO1 TSC_IOCCR_G7_IO1 /*!< TSC Group7 IO1 */
  351. #define TSC_GROUP7_IO2 TSC_IOCCR_G7_IO2 /*!< TSC Group7 IO2 */
  352. #define TSC_GROUP7_IO3 TSC_IOCCR_G7_IO3 /*!< TSC Group7 IO3 */
  353. #define TSC_GROUP7_IO4 TSC_IOCCR_G7_IO4 /*!< TSC Group7 IO4 */
  354. #define TSC_GROUP8_IO1 TSC_IOCCR_G8_IO1 /*!< TSC Group8 IO1 */
  355. #define TSC_GROUP8_IO2 TSC_IOCCR_G8_IO2 /*!< TSC Group8 IO2 */
  356. #define TSC_GROUP8_IO3 TSC_IOCCR_G8_IO3 /*!< TSC Group8 IO3 */
  357. #define TSC_GROUP8_IO4 TSC_IOCCR_G8_IO4 /*!< TSC Group8 IO4 */
  358. /**
  359. * @}
  360. */
  361. /**
  362. * @}
  363. */
  364. /* Exported macros -----------------------------------------------------------*/
  365. /** @defgroup TSC_Exported_Macros TSC Exported Macros
  366. * @{
  367. */
  368. /** @brief Reset TSC handle state.
  369. * @param __HANDLE__ TSC handle
  370. * @retval None
  371. */
  372. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  373. #define __HAL_TSC_RESET_HANDLE_STATE(__HANDLE__) do{ \
  374. (__HANDLE__)->State = HAL_TSC_STATE_RESET; \
  375. (__HANDLE__)->MspInitCallback = NULL; \
  376. (__HANDLE__)->MspDeInitCallback = NULL; \
  377. } while(0)
  378. #else
  379. #define __HAL_TSC_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_TSC_STATE_RESET)
  380. #endif /* (USE_HAL_TSC_REGISTER_CALLBACKS == 1) */
  381. /**
  382. * @brief Enable the TSC peripheral.
  383. * @param __HANDLE__ TSC handle
  384. * @retval None
  385. */
  386. #define __HAL_TSC_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_TSCE)
  387. /**
  388. * @brief Disable the TSC peripheral.
  389. * @param __HANDLE__ TSC handle
  390. * @retval None
  391. */
  392. #define __HAL_TSC_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR &= (~TSC_CR_TSCE))
  393. /**
  394. * @brief Start acquisition.
  395. * @param __HANDLE__ TSC handle
  396. * @retval None
  397. */
  398. #define __HAL_TSC_START_ACQ(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_START)
  399. /**
  400. * @brief Stop acquisition.
  401. * @param __HANDLE__ TSC handle
  402. * @retval None
  403. */
  404. #define __HAL_TSC_STOP_ACQ(__HANDLE__) ((__HANDLE__)->Instance->CR &= (~TSC_CR_START))
  405. /**
  406. * @brief Set IO default mode to output push-pull low.
  407. * @param __HANDLE__ TSC handle
  408. * @retval None
  409. */
  410. #define __HAL_TSC_SET_IODEF_OUTPPLOW(__HANDLE__) ((__HANDLE__)->Instance->CR &= (~TSC_CR_IODEF))
  411. /**
  412. * @brief Set IO default mode to input floating.
  413. * @param __HANDLE__ TSC handle
  414. * @retval None
  415. */
  416. #define __HAL_TSC_SET_IODEF_INFLOAT(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_IODEF)
  417. /**
  418. * @brief Set synchronization polarity to falling edge.
  419. * @param __HANDLE__ TSC handle
  420. * @retval None
  421. */
  422. #define __HAL_TSC_SET_SYNC_POL_FALL(__HANDLE__) ((__HANDLE__)->Instance->CR &= (~TSC_CR_SYNCPOL))
  423. /**
  424. * @brief Set synchronization polarity to rising edge and high level.
  425. * @param __HANDLE__ TSC handle
  426. * @retval None
  427. */
  428. #define __HAL_TSC_SET_SYNC_POL_RISE_HIGH(__HANDLE__) ((__HANDLE__)->Instance->CR |= TSC_CR_SYNCPOL)
  429. /**
  430. * @brief Enable TSC interrupt.
  431. * @param __HANDLE__ TSC handle
  432. * @param __INTERRUPT__ TSC interrupt
  433. * @retval None
  434. */
  435. #define __HAL_TSC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER |= (__INTERRUPT__))
  436. /**
  437. * @brief Disable TSC interrupt.
  438. * @param __HANDLE__ TSC handle
  439. * @param __INTERRUPT__ TSC interrupt
  440. * @retval None
  441. */
  442. #define __HAL_TSC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER &= (~(__INTERRUPT__)))
  443. /** @brief Check whether the specified TSC interrupt source is enabled or not.
  444. * @param __HANDLE__ TSC Handle
  445. * @param __INTERRUPT__ TSC interrupt
  446. * @retval SET or RESET
  447. */
  448. #define __HAL_TSC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->IER\
  449. & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET :\
  450. RESET)
  451. /**
  452. * @brief Check whether the specified TSC flag is set or not.
  453. * @param __HANDLE__ TSC handle
  454. * @param __FLAG__ TSC flag
  455. * @retval SET or RESET
  456. */
  457. #define __HAL_TSC_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->ISR\
  458. & (__FLAG__)) == (__FLAG__)) ? SET : RESET)
  459. /**
  460. * @brief Clear the TSC's pending flag.
  461. * @param __HANDLE__ TSC handle
  462. * @param __FLAG__ TSC flag
  463. * @retval None
  464. */
  465. #define __HAL_TSC_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ICR = (__FLAG__))
  466. /**
  467. * @brief Enable schmitt trigger hysteresis on a group of IOs.
  468. * @param __HANDLE__ TSC handle
  469. * @param __GX_IOY_MASK__ IOs mask
  470. * @retval None
  471. */
  472. #define __HAL_TSC_ENABLE_HYSTERESIS(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOHCR |= (__GX_IOY_MASK__))
  473. /**
  474. * @brief Disable schmitt trigger hysteresis on a group of IOs.
  475. * @param __HANDLE__ TSC handle
  476. * @param __GX_IOY_MASK__ IOs mask
  477. * @retval None
  478. */
  479. #define __HAL_TSC_DISABLE_HYSTERESIS(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOHCR\
  480. &= (~(__GX_IOY_MASK__)))
  481. /**
  482. * @brief Open analog switch on a group of IOs.
  483. * @param __HANDLE__ TSC handle
  484. * @param __GX_IOY_MASK__ IOs mask
  485. * @retval None
  486. */
  487. #define __HAL_TSC_OPEN_ANALOG_SWITCH(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOASCR\
  488. &= (~(__GX_IOY_MASK__)))
  489. /**
  490. * @brief Close analog switch on a group of IOs.
  491. * @param __HANDLE__ TSC handle
  492. * @param __GX_IOY_MASK__ IOs mask
  493. * @retval None
  494. */
  495. #define __HAL_TSC_CLOSE_ANALOG_SWITCH(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOASCR |= (__GX_IOY_MASK__))
  496. /**
  497. * @brief Enable a group of IOs in channel mode.
  498. * @param __HANDLE__ TSC handle
  499. * @param __GX_IOY_MASK__ IOs mask
  500. * @retval None
  501. */
  502. #define __HAL_TSC_ENABLE_CHANNEL(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOCCR |= (__GX_IOY_MASK__))
  503. /**
  504. * @brief Disable a group of channel IOs.
  505. * @param __HANDLE__ TSC handle
  506. * @param __GX_IOY_MASK__ IOs mask
  507. * @retval None
  508. */
  509. #define __HAL_TSC_DISABLE_CHANNEL(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOCCR\
  510. &= (~(__GX_IOY_MASK__)))
  511. /**
  512. * @brief Enable a group of IOs in sampling mode.
  513. * @param __HANDLE__ TSC handle
  514. * @param __GX_IOY_MASK__ IOs mask
  515. * @retval None
  516. */
  517. #define __HAL_TSC_ENABLE_SAMPLING(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOSCR |= (__GX_IOY_MASK__))
  518. /**
  519. * @brief Disable a group of sampling IOs.
  520. * @param __HANDLE__ TSC handle
  521. * @param __GX_IOY_MASK__ IOs mask
  522. * @retval None
  523. */
  524. #define __HAL_TSC_DISABLE_SAMPLING(__HANDLE__, __GX_IOY_MASK__) ((__HANDLE__)->Instance->IOSCR &= (~(__GX_IOY_MASK__)))
  525. /**
  526. * @brief Enable acquisition groups.
  527. * @param __HANDLE__ TSC handle
  528. * @param __GX_MASK__ Groups mask
  529. * @retval None
  530. */
  531. #define __HAL_TSC_ENABLE_GROUP(__HANDLE__, __GX_MASK__) ((__HANDLE__)->Instance->IOGCSR |= (__GX_MASK__))
  532. /**
  533. * @brief Disable acquisition groups.
  534. * @param __HANDLE__ TSC handle
  535. * @param __GX_MASK__ Groups mask
  536. * @retval None
  537. */
  538. #define __HAL_TSC_DISABLE_GROUP(__HANDLE__, __GX_MASK__) ((__HANDLE__)->Instance->IOGCSR &= (~(__GX_MASK__)))
  539. /** @brief Gets acquisition group status.
  540. * @param __HANDLE__ TSC Handle
  541. * @param __GX_INDEX__ Group index
  542. * @retval SET or RESET
  543. */
  544. #define __HAL_TSC_GET_GROUP_STATUS(__HANDLE__, __GX_INDEX__) \
  545. ((((__HANDLE__)->Instance->IOGCSR & (uint32_t)(1UL << (((__GX_INDEX__) & 0xFUL) + 16UL))) == \
  546. (uint32_t)(1UL << (((__GX_INDEX__) & 0xFUL) + 16UL))) ? TSC_GROUP_COMPLETED : TSC_GROUP_ONGOING)
  547. /**
  548. * @}
  549. */
  550. /* Private macros ------------------------------------------------------------*/
  551. /** @defgroup TSC_Private_Macros TSC Private Macros
  552. * @{
  553. */
  554. #define IS_TSC_CTPH(__VALUE__) (((__VALUE__) == TSC_CTPH_1CYCLE) || \
  555. ((__VALUE__) == TSC_CTPH_2CYCLES) || \
  556. ((__VALUE__) == TSC_CTPH_3CYCLES) || \
  557. ((__VALUE__) == TSC_CTPH_4CYCLES) || \
  558. ((__VALUE__) == TSC_CTPH_5CYCLES) || \
  559. ((__VALUE__) == TSC_CTPH_6CYCLES) || \
  560. ((__VALUE__) == TSC_CTPH_7CYCLES) || \
  561. ((__VALUE__) == TSC_CTPH_8CYCLES) || \
  562. ((__VALUE__) == TSC_CTPH_9CYCLES) || \
  563. ((__VALUE__) == TSC_CTPH_10CYCLES) || \
  564. ((__VALUE__) == TSC_CTPH_11CYCLES) || \
  565. ((__VALUE__) == TSC_CTPH_12CYCLES) || \
  566. ((__VALUE__) == TSC_CTPH_13CYCLES) || \
  567. ((__VALUE__) == TSC_CTPH_14CYCLES) || \
  568. ((__VALUE__) == TSC_CTPH_15CYCLES) || \
  569. ((__VALUE__) == TSC_CTPH_16CYCLES))
  570. #define IS_TSC_CTPL(__VALUE__) (((__VALUE__) == TSC_CTPL_1CYCLE) || \
  571. ((__VALUE__) == TSC_CTPL_2CYCLES) || \
  572. ((__VALUE__) == TSC_CTPL_3CYCLES) || \
  573. ((__VALUE__) == TSC_CTPL_4CYCLES) || \
  574. ((__VALUE__) == TSC_CTPL_5CYCLES) || \
  575. ((__VALUE__) == TSC_CTPL_6CYCLES) || \
  576. ((__VALUE__) == TSC_CTPL_7CYCLES) || \
  577. ((__VALUE__) == TSC_CTPL_8CYCLES) || \
  578. ((__VALUE__) == TSC_CTPL_9CYCLES) || \
  579. ((__VALUE__) == TSC_CTPL_10CYCLES) || \
  580. ((__VALUE__) == TSC_CTPL_11CYCLES) || \
  581. ((__VALUE__) == TSC_CTPL_12CYCLES) || \
  582. ((__VALUE__) == TSC_CTPL_13CYCLES) || \
  583. ((__VALUE__) == TSC_CTPL_14CYCLES) || \
  584. ((__VALUE__) == TSC_CTPL_15CYCLES) || \
  585. ((__VALUE__) == TSC_CTPL_16CYCLES))
  586. #define IS_TSC_SS(__VALUE__) (((FunctionalState)(__VALUE__) == DISABLE)\
  587. || ((FunctionalState)(__VALUE__) == ENABLE))
  588. #define IS_TSC_SSD(__VALUE__) (((__VALUE__) == 0UL) || (((__VALUE__) > 0UL) && ((__VALUE__) < 128UL)))
  589. #define IS_TSC_SS_PRESC(__VALUE__) (((__VALUE__) == TSC_SS_PRESC_DIV1) || ((__VALUE__) == TSC_SS_PRESC_DIV2))
  590. #define IS_TSC_PG_PRESC(__VALUE__) (((__VALUE__) == TSC_PG_PRESC_DIV1) || \
  591. ((__VALUE__) == TSC_PG_PRESC_DIV2) || \
  592. ((__VALUE__) == TSC_PG_PRESC_DIV4) || \
  593. ((__VALUE__) == TSC_PG_PRESC_DIV8) || \
  594. ((__VALUE__) == TSC_PG_PRESC_DIV16) || \
  595. ((__VALUE__) == TSC_PG_PRESC_DIV32) || \
  596. ((__VALUE__) == TSC_PG_PRESC_DIV64) || \
  597. ((__VALUE__) == TSC_PG_PRESC_DIV128))
  598. #define IS_TSC_PG_PRESC_VS_CTPL(__PGPSC__, __CTPL__) ((((__PGPSC__) == TSC_PG_PRESC_DIV1) && \
  599. ((__CTPL__) > TSC_CTPL_2CYCLES)) || \
  600. (((__PGPSC__) == TSC_PG_PRESC_DIV2) && \
  601. ((__CTPL__) > TSC_CTPL_1CYCLE)) || \
  602. (((__PGPSC__) > TSC_PG_PRESC_DIV2) && \
  603. (((__CTPL__) == TSC_CTPL_1CYCLE) || \
  604. ((__CTPL__) > TSC_CTPL_1CYCLE))))
  605. #define IS_TSC_MCV(__VALUE__) (((__VALUE__) == TSC_MCV_255) || \
  606. ((__VALUE__) == TSC_MCV_511) || \
  607. ((__VALUE__) == TSC_MCV_1023) || \
  608. ((__VALUE__) == TSC_MCV_2047) || \
  609. ((__VALUE__) == TSC_MCV_4095) || \
  610. ((__VALUE__) == TSC_MCV_8191) || \
  611. ((__VALUE__) == TSC_MCV_16383))
  612. #define IS_TSC_IODEF(__VALUE__) (((__VALUE__) == TSC_IODEF_OUT_PP_LOW) || ((__VALUE__) == TSC_IODEF_IN_FLOAT))
  613. #define IS_TSC_SYNC_POL(__VALUE__) (((__VALUE__) == TSC_SYNC_POLARITY_FALLING)\
  614. || ((__VALUE__) == TSC_SYNC_POLARITY_RISING))
  615. #define IS_TSC_ACQ_MODE(__VALUE__) (((__VALUE__) == TSC_ACQ_MODE_NORMAL) || ((__VALUE__) == TSC_ACQ_MODE_SYNCHRO))
  616. #define IS_TSC_MCE_IT(__VALUE__) (((FunctionalState)(__VALUE__) == DISABLE)\
  617. || ((FunctionalState)(__VALUE__) == ENABLE))
  618. #define IS_TSC_GROUP_INDEX(__VALUE__) (((__VALUE__) == 0UL)\
  619. || (((__VALUE__) > 0UL) && ((__VALUE__) < (uint32_t)TSC_NB_OF_GROUPS)))
  620. #define IS_TSC_GROUP(__VALUE__) (((__VALUE__) == 0UL) ||\
  621. (((__VALUE__) & TSC_GROUP1_IO1) == TSC_GROUP1_IO1) ||\
  622. (((__VALUE__) & TSC_GROUP1_IO2) == TSC_GROUP1_IO2) ||\
  623. (((__VALUE__) & TSC_GROUP1_IO3) == TSC_GROUP1_IO3) ||\
  624. (((__VALUE__) & TSC_GROUP1_IO4) == TSC_GROUP1_IO4) ||\
  625. (((__VALUE__) & TSC_GROUP2_IO1) == TSC_GROUP2_IO1) ||\
  626. (((__VALUE__) & TSC_GROUP2_IO2) == TSC_GROUP2_IO2) ||\
  627. (((__VALUE__) & TSC_GROUP2_IO3) == TSC_GROUP2_IO3) ||\
  628. (((__VALUE__) & TSC_GROUP2_IO4) == TSC_GROUP2_IO4) ||\
  629. (((__VALUE__) & TSC_GROUP3_IO1) == TSC_GROUP3_IO1) ||\
  630. (((__VALUE__) & TSC_GROUP3_IO2) == TSC_GROUP3_IO2) ||\
  631. (((__VALUE__) & TSC_GROUP3_IO3) == TSC_GROUP3_IO3) ||\
  632. (((__VALUE__) & TSC_GROUP3_IO4) == TSC_GROUP3_IO4) ||\
  633. (((__VALUE__) & TSC_GROUP4_IO1) == TSC_GROUP4_IO1) ||\
  634. (((__VALUE__) & TSC_GROUP4_IO2) == TSC_GROUP4_IO2) ||\
  635. (((__VALUE__) & TSC_GROUP4_IO3) == TSC_GROUP4_IO3) ||\
  636. (((__VALUE__) & TSC_GROUP4_IO4) == TSC_GROUP4_IO4) ||\
  637. (((__VALUE__) & TSC_GROUP5_IO1) == TSC_GROUP5_IO1) ||\
  638. (((__VALUE__) & TSC_GROUP5_IO2) == TSC_GROUP5_IO2) ||\
  639. (((__VALUE__) & TSC_GROUP5_IO3) == TSC_GROUP5_IO3) ||\
  640. (((__VALUE__) & TSC_GROUP5_IO4) == TSC_GROUP5_IO4) ||\
  641. (((__VALUE__) & TSC_GROUP6_IO1) == TSC_GROUP6_IO1) ||\
  642. (((__VALUE__) & TSC_GROUP6_IO2) == TSC_GROUP6_IO2) ||\
  643. (((__VALUE__) & TSC_GROUP6_IO3) == TSC_GROUP6_IO3) ||\
  644. (((__VALUE__) & TSC_GROUP6_IO4) == TSC_GROUP6_IO4) ||\
  645. (((__VALUE__) & TSC_GROUP7_IO1) == TSC_GROUP7_IO1) ||\
  646. (((__VALUE__) & TSC_GROUP7_IO2) == TSC_GROUP7_IO2) ||\
  647. (((__VALUE__) & TSC_GROUP7_IO3) == TSC_GROUP7_IO3) ||\
  648. (((__VALUE__) & TSC_GROUP7_IO4) == TSC_GROUP7_IO4) ||\
  649. (((__VALUE__) & TSC_GROUP8_IO1) == TSC_GROUP8_IO1) ||\
  650. (((__VALUE__) & TSC_GROUP8_IO2) == TSC_GROUP8_IO2) ||\
  651. (((__VALUE__) & TSC_GROUP8_IO3) == TSC_GROUP8_IO3) ||\
  652. (((__VALUE__) & TSC_GROUP8_IO4) == TSC_GROUP8_IO4))
  653. /**
  654. * @}
  655. */
  656. /* Exported functions --------------------------------------------------------*/
  657. /** @addtogroup TSC_Exported_Functions
  658. * @{
  659. */
  660. /** @addtogroup TSC_Exported_Functions_Group1 Initialization and de-initialization functions
  661. * @{
  662. */
  663. /* Initialization and de-initialization functions *****************************/
  664. HAL_StatusTypeDef HAL_TSC_Init(TSC_HandleTypeDef *htsc);
  665. HAL_StatusTypeDef HAL_TSC_DeInit(TSC_HandleTypeDef *htsc);
  666. void HAL_TSC_MspInit(TSC_HandleTypeDef *htsc);
  667. void HAL_TSC_MspDeInit(TSC_HandleTypeDef *htsc);
  668. /* Callbacks Register/UnRegister functions ***********************************/
  669. #if (USE_HAL_TSC_REGISTER_CALLBACKS == 1)
  670. HAL_StatusTypeDef HAL_TSC_RegisterCallback(TSC_HandleTypeDef *htsc, HAL_TSC_CallbackIDTypeDef CallbackID,
  671. pTSC_CallbackTypeDef pCallback);
  672. HAL_StatusTypeDef HAL_TSC_UnRegisterCallback(TSC_HandleTypeDef *htsc, HAL_TSC_CallbackIDTypeDef CallbackID);
  673. #endif /* USE_HAL_TSC_REGISTER_CALLBACKS */
  674. /**
  675. * @}
  676. */
  677. /** @addtogroup TSC_Exported_Functions_Group2 Input and Output operation functions
  678. * @{
  679. */
  680. /* IO operation functions *****************************************************/
  681. HAL_StatusTypeDef HAL_TSC_Start(TSC_HandleTypeDef *htsc);
  682. HAL_StatusTypeDef HAL_TSC_Start_IT(TSC_HandleTypeDef *htsc);
  683. HAL_StatusTypeDef HAL_TSC_Stop(TSC_HandleTypeDef *htsc);
  684. HAL_StatusTypeDef HAL_TSC_Stop_IT(TSC_HandleTypeDef *htsc);
  685. HAL_StatusTypeDef HAL_TSC_PollForAcquisition(TSC_HandleTypeDef *htsc);
  686. TSC_GroupStatusTypeDef HAL_TSC_GroupGetStatus(const TSC_HandleTypeDef *htsc, uint32_t gx_index);
  687. uint32_t HAL_TSC_GroupGetValue(const TSC_HandleTypeDef *htsc, uint32_t gx_index);
  688. /**
  689. * @}
  690. */
  691. /** @addtogroup TSC_Exported_Functions_Group3 Peripheral Control functions
  692. * @{
  693. */
  694. /* Peripheral Control functions ***********************************************/
  695. HAL_StatusTypeDef HAL_TSC_IOConfig(TSC_HandleTypeDef *htsc, const TSC_IOConfigTypeDef *config);
  696. HAL_StatusTypeDef HAL_TSC_IODischarge(TSC_HandleTypeDef *htsc, FunctionalState choice);
  697. /**
  698. * @}
  699. */
  700. /** @addtogroup TSC_Exported_Functions_Group4 Peripheral State and Errors functions
  701. * @{
  702. */
  703. /* Peripheral State and Error functions ***************************************/
  704. HAL_TSC_StateTypeDef HAL_TSC_GetState(TSC_HandleTypeDef *htsc);
  705. /**
  706. * @}
  707. */
  708. /** @addtogroup TSC_IRQ_Handler_and_Callbacks IRQ Handler and Callbacks
  709. * @{
  710. */
  711. /******* TSC IRQHandler and Callbacks used in Interrupt mode */
  712. void HAL_TSC_IRQHandler(TSC_HandleTypeDef *htsc);
  713. void HAL_TSC_ConvCpltCallback(TSC_HandleTypeDef *htsc);
  714. void HAL_TSC_ErrorCallback(TSC_HandleTypeDef *htsc);
  715. /**
  716. * @}
  717. */
  718. /**
  719. * @}
  720. */
  721. /**
  722. * @}
  723. */
  724. /**
  725. * @}
  726. */
  727. #ifdef __cplusplus
  728. }
  729. #endif
  730. #endif /* STM32F3xx_HAL_TSC_H */