stm32f3xx_hal_rcc_ex.h 193 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824
  1. /**
  2. ******************************************************************************
  3. * @file stm32f3xx_hal_rcc_ex.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC HAL Extension module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. ******************************************************************************
  16. */
  17. /* Define to prevent recursive inclusion -------------------------------------*/
  18. #ifndef __STM32F3xx_HAL_RCC_EX_H
  19. #define __STM32F3xx_HAL_RCC_EX_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. /* Includes ------------------------------------------------------------------*/
  24. #include "stm32f3xx_hal_def.h"
  25. /** @addtogroup STM32F3xx_HAL_Driver
  26. * @{
  27. */
  28. /** @addtogroup RCCEx
  29. * @{
  30. */
  31. /** @addtogroup RCCEx_Private_Macros
  32. * @{
  33. */
  34. #if defined(RCC_CFGR_PLLNODIV)
  35. #define IS_RCC_MCO1SOURCE(SOURCE) (((SOURCE) == RCC_MCO1SOURCE_NOCLOCK) || \
  36. ((SOURCE) == RCC_MCO1SOURCE_LSI) || \
  37. ((SOURCE) == RCC_MCO1SOURCE_LSE) || \
  38. ((SOURCE) == RCC_MCO1SOURCE_SYSCLK) || \
  39. ((SOURCE) == RCC_MCO1SOURCE_HSI) || \
  40. ((SOURCE) == RCC_MCO1SOURCE_HSE) || \
  41. ((SOURCE) == RCC_MCO1SOURCE_PLLCLK) || \
  42. ((SOURCE) == RCC_MCO1SOURCE_PLLCLK_DIV2))
  43. #else
  44. #define IS_RCC_MCO1SOURCE(SOURCE) (((SOURCE) == RCC_MCO1SOURCE_NOCLOCK) || \
  45. ((SOURCE) == RCC_MCO1SOURCE_LSI) || \
  46. ((SOURCE) == RCC_MCO1SOURCE_LSE) || \
  47. ((SOURCE) == RCC_MCO1SOURCE_SYSCLK) || \
  48. ((SOURCE) == RCC_MCO1SOURCE_HSI) || \
  49. ((SOURCE) == RCC_MCO1SOURCE_HSE) || \
  50. ((SOURCE) == RCC_MCO1SOURCE_PLLCLK_DIV2))
  51. #endif /* RCC_CFGR_PLLNODIV */
  52. #if defined(STM32F301x8) || defined(STM32F318xx)
  53. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | \
  54. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  55. RCC_PERIPHCLK_ADC1 | RCC_PERIPHCLK_I2S | \
  56. RCC_PERIPHCLK_I2C3 | RCC_PERIPHCLK_TIM1 | \
  57. RCC_PERIPHCLK_TIM15 | RCC_PERIPHCLK_TIM16 | \
  58. RCC_PERIPHCLK_TIM17 | RCC_PERIPHCLK_RTC))
  59. #endif /* STM32F301x8 || STM32F318xx */
  60. #if defined(STM32F302x8)
  61. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | \
  62. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  63. RCC_PERIPHCLK_ADC1 | RCC_PERIPHCLK_I2S | \
  64. RCC_PERIPHCLK_I2C3 | RCC_PERIPHCLK_TIM1 | \
  65. RCC_PERIPHCLK_RTC | RCC_PERIPHCLK_USB | \
  66. RCC_PERIPHCLK_TIM15 | RCC_PERIPHCLK_TIM16 | \
  67. RCC_PERIPHCLK_TIM17))
  68. #endif /* STM32F302x8 */
  69. #if defined(STM32F302xC)
  70. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  71. RCC_PERIPHCLK_UART4 | RCC_PERIPHCLK_UART5 | \
  72. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  73. RCC_PERIPHCLK_ADC12 | RCC_PERIPHCLK_I2S | \
  74. RCC_PERIPHCLK_TIM1 | RCC_PERIPHCLK_RTC | \
  75. RCC_PERIPHCLK_USB))
  76. #endif /* STM32F302xC */
  77. #if defined(STM32F303xC)
  78. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  79. RCC_PERIPHCLK_UART4 | RCC_PERIPHCLK_UART5 | \
  80. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  81. RCC_PERIPHCLK_ADC12 | RCC_PERIPHCLK_ADC34 | \
  82. RCC_PERIPHCLK_I2S | RCC_PERIPHCLK_TIM1 | \
  83. RCC_PERIPHCLK_TIM8 | RCC_PERIPHCLK_RTC | \
  84. RCC_PERIPHCLK_USB))
  85. #endif /* STM32F303xC */
  86. #if defined(STM32F302xE)
  87. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  88. RCC_PERIPHCLK_UART4 | RCC_PERIPHCLK_UART5 | \
  89. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  90. RCC_PERIPHCLK_ADC12 | RCC_PERIPHCLK_I2S | \
  91. RCC_PERIPHCLK_TIM1 | RCC_PERIPHCLK_RTC | \
  92. RCC_PERIPHCLK_USB | RCC_PERIPHCLK_I2C3 | \
  93. RCC_PERIPHCLK_TIM2 | RCC_PERIPHCLK_TIM34 | \
  94. RCC_PERIPHCLK_TIM15 | RCC_PERIPHCLK_TIM16 | \
  95. RCC_PERIPHCLK_TIM17))
  96. #endif /* STM32F302xE */
  97. #if defined(STM32F303xE)
  98. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  99. RCC_PERIPHCLK_UART4 | RCC_PERIPHCLK_UART5 | \
  100. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  101. RCC_PERIPHCLK_ADC12 | RCC_PERIPHCLK_ADC34 | \
  102. RCC_PERIPHCLK_I2S | RCC_PERIPHCLK_TIM1 | \
  103. RCC_PERIPHCLK_TIM8 | RCC_PERIPHCLK_RTC | \
  104. RCC_PERIPHCLK_USB | RCC_PERIPHCLK_I2C3 | \
  105. RCC_PERIPHCLK_TIM2 | RCC_PERIPHCLK_TIM34 | \
  106. RCC_PERIPHCLK_TIM15 | RCC_PERIPHCLK_TIM16 | \
  107. RCC_PERIPHCLK_TIM17 | RCC_PERIPHCLK_TIM20))
  108. #endif /* STM32F303xE */
  109. #if defined(STM32F398xx)
  110. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  111. RCC_PERIPHCLK_UART4 | RCC_PERIPHCLK_UART5 | \
  112. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  113. RCC_PERIPHCLK_ADC12 | RCC_PERIPHCLK_ADC34 | \
  114. RCC_PERIPHCLK_I2S | RCC_PERIPHCLK_TIM1 | \
  115. RCC_PERIPHCLK_TIM8 | RCC_PERIPHCLK_RTC | \
  116. RCC_PERIPHCLK_I2C3 | RCC_PERIPHCLK_TIM2 | \
  117. RCC_PERIPHCLK_TIM34 | RCC_PERIPHCLK_TIM15 | \
  118. RCC_PERIPHCLK_TIM16 | RCC_PERIPHCLK_TIM17 | \
  119. RCC_PERIPHCLK_TIM20))
  120. #endif /* STM32F398xx */
  121. #if defined(STM32F358xx)
  122. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  123. RCC_PERIPHCLK_UART4 | RCC_PERIPHCLK_UART5 | \
  124. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  125. RCC_PERIPHCLK_ADC12 | RCC_PERIPHCLK_ADC34 | \
  126. RCC_PERIPHCLK_I2S | RCC_PERIPHCLK_TIM1 | \
  127. RCC_PERIPHCLK_TIM8 | RCC_PERIPHCLK_RTC))
  128. #endif /* STM32F358xx */
  129. #if defined(STM32F303x8)
  130. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | \
  131. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_ADC12 | \
  132. RCC_PERIPHCLK_TIM1 | RCC_PERIPHCLK_RTC))
  133. #endif /* STM32F303x8 */
  134. #if defined(STM32F334x8)
  135. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | \
  136. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_ADC12 | \
  137. RCC_PERIPHCLK_TIM1 | RCC_PERIPHCLK_HRTIM1 | \
  138. RCC_PERIPHCLK_RTC))
  139. #endif /* STM32F334x8 */
  140. #if defined(STM32F328xx)
  141. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | \
  142. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_ADC12 | \
  143. RCC_PERIPHCLK_TIM1 | RCC_PERIPHCLK_RTC))
  144. #endif /* STM32F328xx */
  145. #if defined(STM32F373xC)
  146. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  147. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  148. RCC_PERIPHCLK_ADC1 | RCC_PERIPHCLK_SDADC | \
  149. RCC_PERIPHCLK_CEC | RCC_PERIPHCLK_RTC | \
  150. RCC_PERIPHCLK_USB))
  151. #endif /* STM32F373xC */
  152. #if defined(STM32F378xx)
  153. #define IS_RCC_PERIPHCLOCK(SELECTION) ((SELECTION) <= (RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  154. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_I2C2 | \
  155. RCC_PERIPHCLK_ADC1 | RCC_PERIPHCLK_SDADC | \
  156. RCC_PERIPHCLK_CEC | RCC_PERIPHCLK_RTC))
  157. #endif /* STM32F378xx */
  158. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  159. #define IS_RCC_USART1CLKSOURCE(SOURCE) (((SOURCE) == RCC_USART1CLKSOURCE_PCLK1) || \
  160. ((SOURCE) == RCC_USART1CLKSOURCE_SYSCLK) || \
  161. ((SOURCE) == RCC_USART1CLKSOURCE_LSE) || \
  162. ((SOURCE) == RCC_USART1CLKSOURCE_HSI))
  163. #define IS_RCC_I2C2CLKSOURCE(SOURCE) (((SOURCE) == RCC_I2C2CLKSOURCE_HSI) || \
  164. ((SOURCE) == RCC_I2C2CLKSOURCE_SYSCLK))
  165. #define IS_RCC_I2C3CLKSOURCE(SOURCE) (((SOURCE) == RCC_I2C3CLKSOURCE_HSI) || \
  166. ((SOURCE) == RCC_I2C3CLKSOURCE_SYSCLK))
  167. #define IS_RCC_ADC1PLLCLK_DIV(ADCCLK) (((ADCCLK) == RCC_ADC1PLLCLK_OFF) || ((ADCCLK) == RCC_ADC1PLLCLK_DIV1) || \
  168. ((ADCCLK) == RCC_ADC1PLLCLK_DIV2) || ((ADCCLK) == RCC_ADC1PLLCLK_DIV4) || \
  169. ((ADCCLK) == RCC_ADC1PLLCLK_DIV6) || ((ADCCLK) == RCC_ADC1PLLCLK_DIV8) || \
  170. ((ADCCLK) == RCC_ADC1PLLCLK_DIV10) || ((ADCCLK) == RCC_ADC1PLLCLK_DIV12) || \
  171. ((ADCCLK) == RCC_ADC1PLLCLK_DIV16) || ((ADCCLK) == RCC_ADC1PLLCLK_DIV32) || \
  172. ((ADCCLK) == RCC_ADC1PLLCLK_DIV64) || ((ADCCLK) == RCC_ADC1PLLCLK_DIV128) || \
  173. ((ADCCLK) == RCC_ADC1PLLCLK_DIV256))
  174. #define IS_RCC_I2SCLKSOURCE(SOURCE) (((SOURCE) == RCC_I2SCLKSOURCE_SYSCLK) || \
  175. ((SOURCE) == RCC_I2SCLKSOURCE_EXT))
  176. #define IS_RCC_TIM1CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM1CLK_HCLK) || \
  177. ((SOURCE) == RCC_TIM1CLK_PLLCLK))
  178. #define IS_RCC_TIM15CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM15CLK_HCLK) || \
  179. ((SOURCE) == RCC_TIM15CLK_PLLCLK))
  180. #define IS_RCC_TIM16CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM16CLK_HCLK) || \
  181. ((SOURCE) == RCC_TIM16CLK_PLLCLK))
  182. #define IS_RCC_TIM17CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM17CLK_HCLK) || \
  183. ((SOURCE) == RCC_TIM17CLK_PLLCLK))
  184. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  185. #if defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  186. #define IS_RCC_USART1CLKSOURCE(SOURCE) (((SOURCE) == RCC_USART1CLKSOURCE_PCLK2) || \
  187. ((SOURCE) == RCC_USART1CLKSOURCE_SYSCLK) || \
  188. ((SOURCE) == RCC_USART1CLKSOURCE_LSE) || \
  189. ((SOURCE) == RCC_USART1CLKSOURCE_HSI))
  190. #define IS_RCC_I2C2CLKSOURCE(SOURCE) (((SOURCE) == RCC_I2C2CLKSOURCE_HSI) || \
  191. ((SOURCE) == RCC_I2C2CLKSOURCE_SYSCLK))
  192. #define IS_RCC_ADC12PLLCLK_DIV(ADCCLK) (((ADCCLK) == RCC_ADC12PLLCLK_OFF) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV1) || \
  193. ((ADCCLK) == RCC_ADC12PLLCLK_DIV2) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV4) || \
  194. ((ADCCLK) == RCC_ADC12PLLCLK_DIV6) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV8) || \
  195. ((ADCCLK) == RCC_ADC12PLLCLK_DIV10) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV12) || \
  196. ((ADCCLK) == RCC_ADC12PLLCLK_DIV16) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV32) || \
  197. ((ADCCLK) == RCC_ADC12PLLCLK_DIV64) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV128) || \
  198. ((ADCCLK) == RCC_ADC12PLLCLK_DIV256))
  199. #define IS_RCC_I2SCLKSOURCE(SOURCE) (((SOURCE) == RCC_I2SCLKSOURCE_SYSCLK) || \
  200. ((SOURCE) == RCC_I2SCLKSOURCE_EXT))
  201. #define IS_RCC_TIM1CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM1CLK_HCLK) || \
  202. ((SOURCE) == RCC_TIM1CLK_PLLCLK))
  203. #define IS_RCC_UART4CLKSOURCE(SOURCE) (((SOURCE) == RCC_UART4CLKSOURCE_PCLK1) || \
  204. ((SOURCE) == RCC_UART4CLKSOURCE_SYSCLK) || \
  205. ((SOURCE) == RCC_UART4CLKSOURCE_LSE) || \
  206. ((SOURCE) == RCC_UART4CLKSOURCE_HSI))
  207. #define IS_RCC_UART5CLKSOURCE(SOURCE) (((SOURCE) == RCC_UART5CLKSOURCE_PCLK1) || \
  208. ((SOURCE) == RCC_UART5CLKSOURCE_SYSCLK) || \
  209. ((SOURCE) == RCC_UART5CLKSOURCE_LSE) || \
  210. ((SOURCE) == RCC_UART5CLKSOURCE_HSI))
  211. #endif /* STM32F302xC || STM32F303xC || STM32F358xx */
  212. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  213. #define IS_RCC_USART1CLKSOURCE(SOURCE) (((SOURCE) == RCC_USART1CLKSOURCE_PCLK2) || \
  214. ((SOURCE) == RCC_USART1CLKSOURCE_SYSCLK) || \
  215. ((SOURCE) == RCC_USART1CLKSOURCE_LSE) || \
  216. ((SOURCE) == RCC_USART1CLKSOURCE_HSI))
  217. #define IS_RCC_I2C2CLKSOURCE(SOURCE) (((SOURCE) == RCC_I2C2CLKSOURCE_HSI) || \
  218. ((SOURCE) == RCC_I2C2CLKSOURCE_SYSCLK))
  219. #define IS_RCC_I2C3CLKSOURCE(SOURCE) (((SOURCE) == RCC_I2C3CLKSOURCE_HSI) || \
  220. ((SOURCE) == RCC_I2C3CLKSOURCE_SYSCLK))
  221. #define IS_RCC_ADC12PLLCLK_DIV(ADCCLK) (((ADCCLK) == RCC_ADC12PLLCLK_OFF) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV1) || \
  222. ((ADCCLK) == RCC_ADC12PLLCLK_DIV2) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV4) || \
  223. ((ADCCLK) == RCC_ADC12PLLCLK_DIV6) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV8) || \
  224. ((ADCCLK) == RCC_ADC12PLLCLK_DIV10) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV12) || \
  225. ((ADCCLK) == RCC_ADC12PLLCLK_DIV16) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV32) || \
  226. ((ADCCLK) == RCC_ADC12PLLCLK_DIV64) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV128) || \
  227. ((ADCCLK) == RCC_ADC12PLLCLK_DIV256))
  228. #define IS_RCC_I2SCLKSOURCE(SOURCE) (((SOURCE) == RCC_I2SCLKSOURCE_SYSCLK) || \
  229. ((SOURCE) == RCC_I2SCLKSOURCE_EXT))
  230. #define IS_RCC_TIM1CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM1CLK_HCLK) || \
  231. ((SOURCE) == RCC_TIM1CLK_PLLCLK))
  232. #define IS_RCC_TIM2CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM2CLK_HCLK) || \
  233. ((SOURCE) == RCC_TIM2CLK_PLLCLK))
  234. #define IS_RCC_TIM3CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM34CLK_HCLK) || \
  235. ((SOURCE) == RCC_TIM34CLK_PLLCLK))
  236. #define IS_RCC_TIM15CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM15CLK_HCLK) || \
  237. ((SOURCE) == RCC_TIM15CLK_PLLCLK))
  238. #define IS_RCC_TIM16CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM16CLK_HCLK) || \
  239. ((SOURCE) == RCC_TIM16CLK_PLLCLK))
  240. #define IS_RCC_TIM17CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM17CLK_HCLK) || \
  241. ((SOURCE) == RCC_TIM17CLK_PLLCLK))
  242. #define IS_RCC_UART4CLKSOURCE(SOURCE) (((SOURCE) == RCC_UART4CLKSOURCE_PCLK1) || \
  243. ((SOURCE) == RCC_UART4CLKSOURCE_SYSCLK) || \
  244. ((SOURCE) == RCC_UART4CLKSOURCE_LSE) || \
  245. ((SOURCE) == RCC_UART4CLKSOURCE_HSI))
  246. #define IS_RCC_UART5CLKSOURCE(SOURCE) (((SOURCE) == RCC_UART5CLKSOURCE_PCLK1) || \
  247. ((SOURCE) == RCC_UART5CLKSOURCE_SYSCLK) || \
  248. ((SOURCE) == RCC_UART5CLKSOURCE_LSE) || \
  249. ((SOURCE) == RCC_UART5CLKSOURCE_HSI))
  250. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  251. #if defined(STM32F303xE) || defined(STM32F398xx)
  252. #define IS_RCC_TIM20CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM20CLK_HCLK) || \
  253. ((SOURCE) == RCC_TIM20CLK_PLLCLK))
  254. #endif /* STM32F303xE || STM32F398xx */
  255. #if defined(STM32F303xE) || defined(STM32F398xx)\
  256. || defined(STM32F303xC) || defined(STM32F358xx)
  257. #define IS_RCC_ADC34PLLCLK_DIV(ADCCLK) (((ADCCLK) == RCC_ADC34PLLCLK_OFF) || ((ADCCLK) == RCC_ADC34PLLCLK_DIV1) || \
  258. ((ADCCLK) == RCC_ADC34PLLCLK_DIV2) || ((ADCCLK) == RCC_ADC34PLLCLK_DIV4) || \
  259. ((ADCCLK) == RCC_ADC34PLLCLK_DIV6) || ((ADCCLK) == RCC_ADC34PLLCLK_DIV8) || \
  260. ((ADCCLK) == RCC_ADC34PLLCLK_DIV10) || ((ADCCLK) == RCC_ADC34PLLCLK_DIV12) || \
  261. ((ADCCLK) == RCC_ADC34PLLCLK_DIV16) || ((ADCCLK) == RCC_ADC34PLLCLK_DIV32) || \
  262. ((ADCCLK) == RCC_ADC34PLLCLK_DIV64) || ((ADCCLK) == RCC_ADC34PLLCLK_DIV128) || \
  263. ((ADCCLK) == RCC_ADC34PLLCLK_DIV256))
  264. #define IS_RCC_TIM8CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM8CLK_HCLK) || \
  265. ((SOURCE) == RCC_TIM8CLK_PLLCLK))
  266. #endif /* STM32F303xC || STM32F303xE || STM32F398xx || STM32F358xx */
  267. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  268. #define IS_RCC_USART1CLKSOURCE(SOURCE) (((SOURCE) == RCC_USART1CLKSOURCE_PCLK1) || \
  269. ((SOURCE) == RCC_USART1CLKSOURCE_SYSCLK) || \
  270. ((SOURCE) == RCC_USART1CLKSOURCE_LSE) || \
  271. ((SOURCE) == RCC_USART1CLKSOURCE_HSI))
  272. #define IS_RCC_ADC12PLLCLK_DIV(ADCCLK) (((ADCCLK) == RCC_ADC12PLLCLK_OFF) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV1) || \
  273. ((ADCCLK) == RCC_ADC12PLLCLK_DIV2) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV4) || \
  274. ((ADCCLK) == RCC_ADC12PLLCLK_DIV6) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV8) || \
  275. ((ADCCLK) == RCC_ADC12PLLCLK_DIV10) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV12) || \
  276. ((ADCCLK) == RCC_ADC12PLLCLK_DIV16) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV32) || \
  277. ((ADCCLK) == RCC_ADC12PLLCLK_DIV64) || ((ADCCLK) == RCC_ADC12PLLCLK_DIV128) || \
  278. ((ADCCLK) == RCC_ADC12PLLCLK_DIV256))
  279. #define IS_RCC_TIM1CLKSOURCE(SOURCE) (((SOURCE) == RCC_TIM1CLK_HCLK) || \
  280. ((SOURCE) == RCC_TIM1CLK_PLLCLK))
  281. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  282. #if defined(STM32F334x8)
  283. #define IS_RCC_HRTIM1CLKSOURCE(SOURCE) (((SOURCE) == RCC_HRTIM1CLK_HCLK) || \
  284. ((SOURCE) == RCC_HRTIM1CLK_PLLCLK))
  285. #endif /* STM32F334x8 */
  286. #if defined(STM32F373xC) || defined(STM32F378xx)
  287. #define IS_RCC_USART1CLKSOURCE(SOURCE) (((SOURCE) == RCC_USART1CLKSOURCE_PCLK2) || \
  288. ((SOURCE) == RCC_USART1CLKSOURCE_SYSCLK) || \
  289. ((SOURCE) == RCC_USART1CLKSOURCE_LSE) || \
  290. ((SOURCE) == RCC_USART1CLKSOURCE_HSI))
  291. #define IS_RCC_I2C2CLKSOURCE(SOURCE) (((SOURCE) == RCC_I2C2CLKSOURCE_HSI) || \
  292. ((SOURCE) == RCC_I2C2CLKSOURCE_SYSCLK))
  293. #define IS_RCC_ADC1PCLK2_DIV(ADCCLK) (((ADCCLK) == RCC_ADC1PCLK2_DIV2) || ((ADCCLK) == RCC_ADC1PCLK2_DIV4) || \
  294. ((ADCCLK) == RCC_ADC1PCLK2_DIV6) || ((ADCCLK) == RCC_ADC1PCLK2_DIV8))
  295. #define IS_RCC_CECCLKSOURCE(SOURCE) (((SOURCE) == RCC_CECCLKSOURCE_HSI) || \
  296. ((SOURCE) == RCC_CECCLKSOURCE_LSE))
  297. #define IS_RCC_SDADCSYSCLK_DIV(DIV) (((DIV) == RCC_SDADCSYSCLK_DIV1) || ((DIV) == RCC_SDADCSYSCLK_DIV2) || \
  298. ((DIV) == RCC_SDADCSYSCLK_DIV4) || ((DIV) == RCC_SDADCSYSCLK_DIV6) || \
  299. ((DIV) == RCC_SDADCSYSCLK_DIV8) || ((DIV) == RCC_SDADCSYSCLK_DIV10) || \
  300. ((DIV) == RCC_SDADCSYSCLK_DIV12) || ((DIV) == RCC_SDADCSYSCLK_DIV14) || \
  301. ((DIV) == RCC_SDADCSYSCLK_DIV16) || ((DIV) == RCC_SDADCSYSCLK_DIV20) || \
  302. ((DIV) == RCC_SDADCSYSCLK_DIV24) || ((DIV) == RCC_SDADCSYSCLK_DIV28) || \
  303. ((DIV) == RCC_SDADCSYSCLK_DIV32) || ((DIV) == RCC_SDADCSYSCLK_DIV36) || \
  304. ((DIV) == RCC_SDADCSYSCLK_DIV40) || ((DIV) == RCC_SDADCSYSCLK_DIV44) || \
  305. ((DIV) == RCC_SDADCSYSCLK_DIV48))
  306. #endif /* STM32F373xC || STM32F378xx */
  307. #if defined(STM32F302xE) || defined(STM32F303xE)\
  308. || defined(STM32F302xC) || defined(STM32F303xC)\
  309. || defined(STM32F302x8) \
  310. || defined(STM32F373xC)
  311. #define IS_RCC_USBCLKSOURCE(SOURCE) (((SOURCE) == RCC_USBCLKSOURCE_PLL) || \
  312. ((SOURCE) == RCC_USBCLKSOURCE_PLL_DIV1_5))
  313. #endif /* STM32F302xE || STM32F303xE || */
  314. /* STM32F302xC || STM32F303xC || */
  315. /* STM32F302x8 || */
  316. /* STM32F373xC */
  317. #if defined(RCC_CFGR_MCOPRE)
  318. #define IS_RCC_MCODIV(DIV) (((DIV) == RCC_MCODIV_1) || ((DIV) == RCC_MCODIV_2) || \
  319. ((DIV) == RCC_MCODIV_4) || ((DIV) == RCC_MCODIV_8) || \
  320. ((DIV) == RCC_MCODIV_16) || ((DIV) == RCC_MCODIV_32) || \
  321. ((DIV) == RCC_MCODIV_64) || ((DIV) == RCC_MCODIV_128))
  322. #else
  323. #define IS_RCC_MCODIV(DIV) (((DIV) == RCC_MCODIV_1))
  324. #endif /* RCC_CFGR_MCOPRE */
  325. #define IS_RCC_LSE_DRIVE(__DRIVE__) (((__DRIVE__) == RCC_LSEDRIVE_LOW) || \
  326. ((__DRIVE__) == RCC_LSEDRIVE_MEDIUMLOW) || \
  327. ((__DRIVE__) == RCC_LSEDRIVE_MEDIUMHIGH) || \
  328. ((__DRIVE__) == RCC_LSEDRIVE_HIGH))
  329. /**
  330. * @}
  331. */
  332. /* Exported types ------------------------------------------------------------*/
  333. /** @defgroup RCCEx_Exported_Types RCCEx Exported Types
  334. * @{
  335. */
  336. /**
  337. * @brief RCC extended clocks structure definition
  338. */
  339. #if defined(STM32F301x8) || defined(STM32F318xx)
  340. typedef struct
  341. {
  342. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  343. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  344. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  345. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  346. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  347. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  348. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  349. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  350. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  351. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  352. uint32_t I2c3ClockSelection; /*!< I2C3 clock source
  353. This parameter can be a value of @ref RCCEx_I2C3_Clock_Source */
  354. uint32_t Adc1ClockSelection; /*!< ADC1 clock source
  355. This parameter can be a value of @ref RCCEx_ADC1_Clock_Source */
  356. uint32_t I2sClockSelection; /*!< I2S clock source
  357. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  358. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  359. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  360. uint32_t Tim15ClockSelection; /*!< TIM15 clock source
  361. This parameter can be a value of @ref RCCEx_TIM15_Clock_Source */
  362. uint32_t Tim16ClockSelection; /*!< TIM16 clock source
  363. This parameter can be a value of @ref RCCEx_TIM16_Clock_Source */
  364. uint32_t Tim17ClockSelection; /*!< TIM17 clock source
  365. This parameter can be a value of @ref RCCEx_TIM17_Clock_Source */
  366. }RCC_PeriphCLKInitTypeDef;
  367. #endif /* STM32F301x8 || STM32F318xx */
  368. #if defined(STM32F302x8)
  369. typedef struct
  370. {
  371. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  372. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  373. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  374. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  375. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  376. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  377. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  378. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  379. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  380. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  381. uint32_t I2c3ClockSelection; /*!< I2C3 clock source
  382. This parameter can be a value of @ref RCCEx_I2C3_Clock_Source */
  383. uint32_t Adc1ClockSelection; /*!< ADC1 clock source
  384. This parameter can be a value of @ref RCCEx_ADC1_Clock_Source */
  385. uint32_t I2sClockSelection; /*!< I2S clock source
  386. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  387. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  388. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  389. uint32_t Tim15ClockSelection; /*!< TIM15 clock source
  390. This parameter can be a value of @ref RCCEx_TIM15_Clock_Source */
  391. uint32_t Tim16ClockSelection; /*!< TIM16 clock source
  392. This parameter can be a value of @ref RCCEx_TIM16_Clock_Source */
  393. uint32_t Tim17ClockSelection; /*!< TIM17 clock source
  394. This parameter can be a value of @ref RCCEx_TIM17_Clock_Source */
  395. uint32_t USBClockSelection; /*!< USB clock source
  396. This parameter can be a value of @ref RCCEx_USB_Clock_Source */
  397. }RCC_PeriphCLKInitTypeDef;
  398. #endif /* STM32F302x8 */
  399. #if defined(STM32F302xC)
  400. typedef struct
  401. {
  402. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  403. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  404. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  405. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  406. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  407. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  408. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  409. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  410. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  411. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  412. uint32_t Uart4ClockSelection; /*!< UART4 clock source
  413. This parameter can be a value of @ref RCCEx_UART4_Clock_Source */
  414. uint32_t Uart5ClockSelection; /*!< UART5 clock source
  415. This parameter can be a value of @ref RCCEx_UART5_Clock_Source */
  416. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  417. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  418. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  419. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  420. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  421. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  422. uint32_t I2sClockSelection; /*!< I2S clock source
  423. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  424. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  425. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  426. uint32_t USBClockSelection; /*!< USB clock source
  427. This parameter can be a value of @ref RCCEx_USB_Clock_Source */
  428. }RCC_PeriphCLKInitTypeDef;
  429. #endif /* STM32F302xC */
  430. #if defined(STM32F303xC)
  431. typedef struct
  432. {
  433. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  434. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  435. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  436. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  437. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  438. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  439. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  440. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  441. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  442. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  443. uint32_t Uart4ClockSelection; /*!< UART4 clock source
  444. This parameter can be a value of @ref RCCEx_UART4_Clock_Source */
  445. uint32_t Uart5ClockSelection; /*!< UART5 clock source
  446. This parameter can be a value of @ref RCCEx_UART5_Clock_Source */
  447. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  448. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  449. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  450. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  451. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  452. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  453. uint32_t Adc34ClockSelection; /*!< ADC3 & ADC4 clock source
  454. This parameter can be a value of @ref RCCEx_ADC34_Clock_Source */
  455. uint32_t I2sClockSelection; /*!< I2S clock source
  456. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  457. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  458. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  459. uint32_t Tim8ClockSelection; /*!< TIM8 clock source
  460. This parameter can be a value of @ref RCCEx_TIM8_Clock_Source */
  461. uint32_t USBClockSelection; /*!< USB clock source
  462. This parameter can be a value of @ref RCCEx_USB_Clock_Source */
  463. }RCC_PeriphCLKInitTypeDef;
  464. #endif /* STM32F303xC */
  465. #if defined(STM32F302xE)
  466. typedef struct
  467. {
  468. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  469. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  470. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  471. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  472. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  473. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  474. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  475. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  476. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  477. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  478. uint32_t Uart4ClockSelection; /*!< UART4 clock source
  479. This parameter can be a value of @ref RCCEx_UART4_Clock_Source */
  480. uint32_t Uart5ClockSelection; /*!< UART5 clock source
  481. This parameter can be a value of @ref RCCEx_UART5_Clock_Source */
  482. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  483. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  484. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  485. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  486. uint32_t I2c3ClockSelection; /*!< I2C3 clock source
  487. This parameter can be a value of @ref RCCEx_I2C3_Clock_Source */
  488. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  489. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  490. uint32_t I2sClockSelection; /*!< I2S clock source
  491. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  492. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  493. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  494. uint32_t Tim2ClockSelection; /*!< TIM2 clock source
  495. This parameter can be a value of @ref RCCEx_TIM2_Clock_Source */
  496. uint32_t Tim34ClockSelection; /*!< TIM3 & TIM4 clock source
  497. This parameter can be a value of @ref RCCEx_TIM34_Clock_Source */
  498. uint32_t Tim15ClockSelection; /*!< TIM15 clock source
  499. This parameter can be a value of @ref RCCEx_TIM15_Clock_Source */
  500. uint32_t Tim16ClockSelection; /*!< TIM16 clock source
  501. This parameter can be a value of @ref RCCEx_TIM16_Clock_Source */
  502. uint32_t Tim17ClockSelection; /*!< TIM17 clock source
  503. This parameter can be a value of @ref RCCEx_TIM17_Clock_Source */
  504. uint32_t USBClockSelection; /*!< USB clock source
  505. This parameter can be a value of @ref RCCEx_USB_Clock_Source */
  506. }RCC_PeriphCLKInitTypeDef;
  507. #endif /* STM32F302xE */
  508. #if defined(STM32F303xE)
  509. typedef struct
  510. {
  511. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  512. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  513. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  514. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  515. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  516. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  517. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  518. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  519. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  520. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  521. uint32_t Uart4ClockSelection; /*!< UART4 clock source
  522. This parameter can be a value of @ref RCCEx_UART4_Clock_Source */
  523. uint32_t Uart5ClockSelection; /*!< UART5 clock source
  524. This parameter can be a value of @ref RCCEx_UART5_Clock_Source */
  525. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  526. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  527. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  528. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  529. uint32_t I2c3ClockSelection; /*!< I2C3 clock source
  530. This parameter can be a value of @ref RCCEx_I2C3_Clock_Source */
  531. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  532. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  533. uint32_t Adc34ClockSelection; /*!< ADC3 & ADC4 clock source
  534. This parameter can be a value of @ref RCCEx_ADC34_Clock_Source */
  535. uint32_t I2sClockSelection; /*!< I2S clock source
  536. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  537. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  538. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  539. uint32_t Tim2ClockSelection; /*!< TIM2 clock source
  540. This parameter can be a value of @ref RCCEx_TIM2_Clock_Source */
  541. uint32_t Tim34ClockSelection; /*!< TIM3 & TIM4 clock source
  542. This parameter can be a value of @ref RCCEx_TIM34_Clock_Source */
  543. uint32_t Tim8ClockSelection; /*!< TIM8 clock source
  544. This parameter can be a value of @ref RCCEx_TIM8_Clock_Source */
  545. uint32_t Tim15ClockSelection; /*!< TIM15 clock source
  546. This parameter can be a value of @ref RCCEx_TIM15_Clock_Source */
  547. uint32_t Tim16ClockSelection; /*!< TIM16 clock source
  548. This parameter can be a value of @ref RCCEx_TIM16_Clock_Source */
  549. uint32_t Tim17ClockSelection; /*!< TIM17 clock source
  550. This parameter can be a value of @ref RCCEx_TIM17_Clock_Source */
  551. uint32_t Tim20ClockSelection; /*!< TIM20 clock source
  552. This parameter can be a value of @ref RCCEx_TIM20_Clock_Source */
  553. uint32_t USBClockSelection; /*!< USB clock source
  554. This parameter can be a value of @ref RCCEx_USB_Clock_Source */
  555. }RCC_PeriphCLKInitTypeDef;
  556. #endif /* STM32F303xE */
  557. #if defined(STM32F398xx)
  558. typedef struct
  559. {
  560. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  561. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  562. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  563. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  564. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  565. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  566. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  567. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  568. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  569. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  570. uint32_t Uart4ClockSelection; /*!< UART4 clock source
  571. This parameter can be a value of @ref RCCEx_UART4_Clock_Source */
  572. uint32_t Uart5ClockSelection; /*!< UART5 clock source
  573. This parameter can be a value of @ref RCCEx_UART5_Clock_Source */
  574. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  575. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  576. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  577. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  578. uint32_t I2c3ClockSelection; /*!< I2C3 clock source
  579. This parameter can be a value of @ref RCCEx_I2C3_Clock_Source */
  580. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  581. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  582. uint32_t Adc34ClockSelection; /*!< ADC3 & ADC4 clock source
  583. This parameter can be a value of @ref RCCEx_ADC34_Clock_Source */
  584. uint32_t I2sClockSelection; /*!< I2S clock source
  585. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  586. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  587. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  588. uint32_t Tim2ClockSelection; /*!< TIM2 clock source
  589. This parameter can be a value of @ref RCCEx_TIM2_Clock_Source */
  590. uint32_t Tim34ClockSelection; /*!< TIM3 & TIM4 clock source
  591. This parameter can be a value of @ref RCCEx_TIM34_Clock_Source */
  592. uint32_t Tim8ClockSelection; /*!< TIM8 clock source
  593. This parameter can be a value of @ref RCCEx_TIM8_Clock_Source */
  594. uint32_t Tim15ClockSelection; /*!< TIM15 clock source
  595. This parameter can be a value of @ref RCCEx_TIM15_Clock_Source */
  596. uint32_t Tim16ClockSelection; /*!< TIM16 clock source
  597. This parameter can be a value of @ref RCCEx_TIM16_Clock_Source */
  598. uint32_t Tim17ClockSelection; /*!< TIM17 clock source
  599. This parameter can be a value of @ref RCCEx_TIM17_Clock_Source */
  600. uint32_t Tim20ClockSelection; /*!< TIM20 clock source
  601. This parameter can be a value of @ref RCCEx_TIM20_Clock_Source */
  602. }RCC_PeriphCLKInitTypeDef;
  603. #endif /* STM32F398xx */
  604. #if defined(STM32F358xx)
  605. typedef struct
  606. {
  607. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  608. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  609. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  610. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  611. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  612. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  613. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  614. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  615. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  616. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  617. uint32_t Uart4ClockSelection; /*!< UART4 clock source
  618. This parameter can be a value of @ref RCCEx_UART4_Clock_Source */
  619. uint32_t Uart5ClockSelection; /*!< UART5 clock source
  620. This parameter can be a value of @ref RCCEx_UART5_Clock_Source */
  621. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  622. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  623. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  624. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  625. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  626. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  627. uint32_t Adc34ClockSelection; /*!< ADC3 & ADC4 clock source
  628. This parameter can be a value of @ref RCCEx_ADC34_Clock_Source */
  629. uint32_t I2sClockSelection; /*!< I2S clock source
  630. This parameter can be a value of @ref RCCEx_I2S_Clock_Source */
  631. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  632. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  633. uint32_t Tim8ClockSelection; /*!< TIM8 clock source
  634. This parameter can be a value of @ref RCCEx_TIM8_Clock_Source */
  635. }RCC_PeriphCLKInitTypeDef;
  636. #endif /* STM32F358xx */
  637. #if defined(STM32F303x8)
  638. typedef struct
  639. {
  640. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  641. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  642. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  643. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  644. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  645. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  646. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  647. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  648. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  649. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  650. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  651. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  652. }RCC_PeriphCLKInitTypeDef;
  653. #endif /* STM32F303x8 */
  654. #if defined(STM32F334x8)
  655. typedef struct
  656. {
  657. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  658. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  659. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  660. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  661. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  662. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  663. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  664. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  665. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  666. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  667. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  668. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  669. uint32_t Hrtim1ClockSelection; /*!< HRTIM1 clock source
  670. This parameter can be a value of @ref RCCEx_HRTIM1_Clock_Source */
  671. }RCC_PeriphCLKInitTypeDef;
  672. #endif /* STM32F334x8 */
  673. #if defined(STM32F328xx)
  674. typedef struct
  675. {
  676. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  677. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  678. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  679. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  680. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  681. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  682. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  683. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  684. uint32_t Adc12ClockSelection; /*!< ADC1 & ADC2 clock source
  685. This parameter can be a value of @ref RCCEx_ADC12_Clock_Source */
  686. uint32_t Tim1ClockSelection; /*!< TIM1 clock source
  687. This parameter can be a value of @ref RCCEx_TIM1_Clock_Source */
  688. }RCC_PeriphCLKInitTypeDef;
  689. #endif /* STM32F328xx */
  690. #if defined(STM32F373xC)
  691. typedef struct
  692. {
  693. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  694. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  695. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  696. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  697. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  698. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  699. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  700. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  701. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  702. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  703. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  704. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  705. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  706. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  707. uint32_t Adc1ClockSelection; /*!< ADC1 clock source
  708. This parameter can be a value of @ref RCCEx_ADC1_Clock_Source */
  709. uint32_t SdadcClockSelection; /*!< SDADC clock prescaler
  710. This parameter can be a value of @ref RCCEx_SDADC_Clock_Prescaler */
  711. uint32_t CecClockSelection; /*!< HDMI CEC clock source
  712. This parameter can be a value of @ref RCCEx_CEC_Clock_Source */
  713. uint32_t USBClockSelection; /*!< USB clock source
  714. This parameter can be a value of @ref RCCEx_USB_Clock_Source */
  715. }RCC_PeriphCLKInitTypeDef;
  716. #endif /* STM32F373xC */
  717. #if defined(STM32F378xx)
  718. typedef struct
  719. {
  720. uint32_t PeriphClockSelection; /*!< The Extended Clock to be configured.
  721. This parameter can be a value of @ref RCCEx_Periph_Clock_Selection */
  722. uint32_t RTCClockSelection; /*!< Specifies RTC Clock Prescalers Selection
  723. This parameter can be a value of @ref RCC_RTC_Clock_Source */
  724. uint32_t Usart1ClockSelection; /*!< USART1 clock source
  725. This parameter can be a value of @ref RCCEx_USART1_Clock_Source */
  726. uint32_t Usart2ClockSelection; /*!< USART2 clock source
  727. This parameter can be a value of @ref RCC_USART2_Clock_Source */
  728. uint32_t Usart3ClockSelection; /*!< USART3 clock source
  729. This parameter can be a value of @ref RCC_USART3_Clock_Source */
  730. uint32_t I2c1ClockSelection; /*!< I2C1 clock source
  731. This parameter can be a value of @ref RCC_I2C1_Clock_Source */
  732. uint32_t I2c2ClockSelection; /*!< I2C2 clock source
  733. This parameter can be a value of @ref RCCEx_I2C2_Clock_Source */
  734. uint32_t Adc1ClockSelection; /*!< ADC1 clock source
  735. This parameter can be a value of @ref RCCEx_ADC1_Clock_Source */
  736. uint32_t SdadcClockSelection; /*!< SDADC clock prescaler
  737. This parameter can be a value of @ref RCCEx_SDADC_Clock_Prescaler */
  738. uint32_t CecClockSelection; /*!< HDMI CEC clock source
  739. This parameter can be a value of @ref RCCEx_CEC_Clock_Source */
  740. }RCC_PeriphCLKInitTypeDef;
  741. #endif /* STM32F378xx */
  742. /**
  743. * @}
  744. */
  745. /* Exported constants --------------------------------------------------------*/
  746. /** @defgroup RCCEx_Exported_Constants RCC Extended Exported Constants
  747. * @{
  748. */
  749. /** @defgroup RCCEx_MCO_Clock_Source RCC Extended MCO Clock Source
  750. * @{
  751. */
  752. #define RCC_MCO1SOURCE_NOCLOCK RCC_CFGR_MCO_NOCLOCK
  753. #define RCC_MCO1SOURCE_LSI RCC_CFGR_MCO_LSI
  754. #define RCC_MCO1SOURCE_LSE RCC_CFGR_MCO_LSE
  755. #define RCC_MCO1SOURCE_SYSCLK RCC_CFGR_MCO_SYSCLK
  756. #define RCC_MCO1SOURCE_HSI RCC_CFGR_MCO_HSI
  757. #define RCC_MCO1SOURCE_HSE RCC_CFGR_MCO_HSE
  758. #if defined(RCC_CFGR_PLLNODIV)
  759. #define RCC_MCO1SOURCE_PLLCLK (RCC_CFGR_PLLNODIV | RCC_CFGR_MCO_PLL)
  760. #endif /* RCC_CFGR_PLLNODIV */
  761. #define RCC_MCO1SOURCE_PLLCLK_DIV2 RCC_CFGR_MCO_PLL
  762. /**
  763. * @}
  764. */
  765. /** @defgroup RCCEx_Periph_Clock_Selection RCC Extended Periph Clock Selection
  766. * @{
  767. */
  768. #if defined(STM32F301x8) || defined(STM32F318xx)
  769. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  770. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  771. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  772. #define RCC_PERIPHCLK_ADC1 (0x00000080U)
  773. #define RCC_PERIPHCLK_I2S (0x00000200U)
  774. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  775. #define RCC_PERIPHCLK_I2C3 (0x00008000U)
  776. #define RCC_PERIPHCLK_RTC (0x00010000U)
  777. #define RCC_PERIPHCLK_TIM15 (0x00040000U)
  778. #define RCC_PERIPHCLK_TIM16 (0x00080000U)
  779. #define RCC_PERIPHCLK_TIM17 (0x00100000U)
  780. #endif /* STM32F301x8 || STM32F318xx */
  781. #if defined(STM32F302x8)
  782. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  783. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  784. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  785. #define RCC_PERIPHCLK_ADC1 (0x00000080U)
  786. #define RCC_PERIPHCLK_I2S (0x00000200U)
  787. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  788. #define RCC_PERIPHCLK_I2C3 (0x00008000U)
  789. #define RCC_PERIPHCLK_RTC (0x00010000U)
  790. #define RCC_PERIPHCLK_USB (0x00020000U)
  791. #define RCC_PERIPHCLK_TIM15 (0x00040000U)
  792. #define RCC_PERIPHCLK_TIM16 (0x00080000U)
  793. #define RCC_PERIPHCLK_TIM17 (0x00100000U)
  794. #endif /* STM32F302x8 */
  795. #if defined(STM32F302xC)
  796. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  797. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  798. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  799. #define RCC_PERIPHCLK_UART4 (0x00000008U)
  800. #define RCC_PERIPHCLK_UART5 (0x00000010U)
  801. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  802. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  803. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  804. #define RCC_PERIPHCLK_I2S (0x00000200U)
  805. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  806. #define RCC_PERIPHCLK_RTC (0x00010000U)
  807. #define RCC_PERIPHCLK_USB (0x00020000U)
  808. #endif /* STM32F302xC */
  809. #if defined(STM32F303xC)
  810. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  811. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  812. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  813. #define RCC_PERIPHCLK_UART4 (0x00000008U)
  814. #define RCC_PERIPHCLK_UART5 (0x00000010U)
  815. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  816. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  817. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  818. #define RCC_PERIPHCLK_ADC34 (0x00000100U)
  819. #define RCC_PERIPHCLK_I2S (0x00000200U)
  820. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  821. #define RCC_PERIPHCLK_TIM8 (0x00002000U)
  822. #define RCC_PERIPHCLK_RTC (0x00010000U)
  823. #define RCC_PERIPHCLK_USB (0x00020000U)
  824. #endif /* STM32F303xC */
  825. #if defined(STM32F302xE)
  826. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  827. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  828. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  829. #define RCC_PERIPHCLK_UART4 (0x00000008U)
  830. #define RCC_PERIPHCLK_UART5 (0x00000010U)
  831. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  832. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  833. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  834. #define RCC_PERIPHCLK_I2S (0x00000200U)
  835. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  836. #define RCC_PERIPHCLK_RTC (0x00010000U)
  837. #define RCC_PERIPHCLK_USB (0x00020000U)
  838. #define RCC_PERIPHCLK_I2C3 (0x00040000U)
  839. #define RCC_PERIPHCLK_TIM2 (0x00100000U)
  840. #define RCC_PERIPHCLK_TIM34 (0x00200000U)
  841. #define RCC_PERIPHCLK_TIM15 (0x00400000U)
  842. #define RCC_PERIPHCLK_TIM16 (0x00800000U)
  843. #define RCC_PERIPHCLK_TIM17 (0x01000000U)
  844. #endif /* STM32F302xE */
  845. #if defined(STM32F303xE)
  846. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  847. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  848. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  849. #define RCC_PERIPHCLK_UART4 (0x00000008U)
  850. #define RCC_PERIPHCLK_UART5 (0x00000010U)
  851. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  852. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  853. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  854. #define RCC_PERIPHCLK_ADC34 (0x00000100U)
  855. #define RCC_PERIPHCLK_I2S (0x00000200U)
  856. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  857. #define RCC_PERIPHCLK_TIM8 (0x00002000U)
  858. #define RCC_PERIPHCLK_RTC (0x00010000U)
  859. #define RCC_PERIPHCLK_USB (0x00020000U)
  860. #define RCC_PERIPHCLK_I2C3 (0x00040000U)
  861. #define RCC_PERIPHCLK_TIM2 (0x00100000U)
  862. #define RCC_PERIPHCLK_TIM34 (0x00200000U)
  863. #define RCC_PERIPHCLK_TIM15 (0x00400000U)
  864. #define RCC_PERIPHCLK_TIM16 (0x00800000U)
  865. #define RCC_PERIPHCLK_TIM17 (0x01000000U)
  866. #define RCC_PERIPHCLK_TIM20 (0x02000000U)
  867. #endif /* STM32F303xE */
  868. #if defined(STM32F398xx)
  869. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  870. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  871. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  872. #define RCC_PERIPHCLK_UART4 (0x00000008U)
  873. #define RCC_PERIPHCLK_UART5 (0x00000010U)
  874. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  875. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  876. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  877. #define RCC_PERIPHCLK_ADC34 (0x00000100U)
  878. #define RCC_PERIPHCLK_I2S (0x00000200U)
  879. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  880. #define RCC_PERIPHCLK_TIM8 (0x00002000U)
  881. #define RCC_PERIPHCLK_RTC (0x00010000U)
  882. #define RCC_PERIPHCLK_I2C3 (0x00040000U)
  883. #define RCC_PERIPHCLK_TIM2 (0x00100000U)
  884. #define RCC_PERIPHCLK_TIM34 (0x00200000U)
  885. #define RCC_PERIPHCLK_TIM15 (0x00400000U)
  886. #define RCC_PERIPHCLK_TIM16 (0x00800000U)
  887. #define RCC_PERIPHCLK_TIM17 (0x01000000U)
  888. #define RCC_PERIPHCLK_TIM20 (0x02000000U)
  889. #endif /* STM32F398xx */
  890. #if defined(STM32F358xx)
  891. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  892. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  893. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  894. #define RCC_PERIPHCLK_UART4 (0x00000008U)
  895. #define RCC_PERIPHCLK_UART5 (0x00000010U)
  896. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  897. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  898. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  899. #define RCC_PERIPHCLK_ADC34 (0x00000100U)
  900. #define RCC_PERIPHCLK_I2S (0x00000200U)
  901. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  902. #define RCC_PERIPHCLK_TIM8 (0x00002000U)
  903. #define RCC_PERIPHCLK_RTC (0x00010000U)
  904. #endif /* STM32F358xx */
  905. #if defined(STM32F303x8)
  906. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  907. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  908. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  909. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  910. #define RCC_PERIPHCLK_RTC (0x00010000U)
  911. #endif /* STM32F303x8 */
  912. #if defined(STM32F334x8)
  913. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  914. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  915. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  916. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  917. #define RCC_PERIPHCLK_HRTIM1 (0x00004000U)
  918. #define RCC_PERIPHCLK_RTC (0x00010000U)
  919. #endif /* STM32F334x8 */
  920. #if defined(STM32F328xx)
  921. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  922. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  923. #define RCC_PERIPHCLK_ADC12 (0x00000080U)
  924. #define RCC_PERIPHCLK_TIM1 (0x00001000U)
  925. #define RCC_PERIPHCLK_RTC (0x00010000U)
  926. #endif /* STM32F328xx */
  927. #if defined(STM32F373xC)
  928. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  929. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  930. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  931. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  932. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  933. #define RCC_PERIPHCLK_ADC1 (0x00000080U)
  934. #define RCC_PERIPHCLK_CEC (0x00000400U)
  935. #define RCC_PERIPHCLK_SDADC (0x00000800U)
  936. #define RCC_PERIPHCLK_RTC (0x00010000U)
  937. #define RCC_PERIPHCLK_USB (0x00020000U)
  938. #endif /* STM32F373xC */
  939. #if defined(STM32F378xx)
  940. #define RCC_PERIPHCLK_USART1 (0x00000001U)
  941. #define RCC_PERIPHCLK_USART2 (0x00000002U)
  942. #define RCC_PERIPHCLK_USART3 (0x00000004U)
  943. #define RCC_PERIPHCLK_I2C1 (0x00000020U)
  944. #define RCC_PERIPHCLK_I2C2 (0x00000040U)
  945. #define RCC_PERIPHCLK_ADC1 (0x00000080U)
  946. #define RCC_PERIPHCLK_CEC (0x00000400U)
  947. #define RCC_PERIPHCLK_SDADC (0x00000800U)
  948. #define RCC_PERIPHCLK_RTC (0x00010000U)
  949. #endif /* STM32F378xx */
  950. /**
  951. * @}
  952. */
  953. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  954. /** @defgroup RCCEx_USART1_Clock_Source RCC Extended USART1 Clock Source
  955. * @{
  956. */
  957. #define RCC_USART1CLKSOURCE_PCLK1 RCC_CFGR3_USART1SW_PCLK1
  958. #define RCC_USART1CLKSOURCE_SYSCLK RCC_CFGR3_USART1SW_SYSCLK
  959. #define RCC_USART1CLKSOURCE_LSE RCC_CFGR3_USART1SW_LSE
  960. #define RCC_USART1CLKSOURCE_HSI RCC_CFGR3_USART1SW_HSI
  961. /**
  962. * @}
  963. */
  964. /** @defgroup RCCEx_I2C2_Clock_Source RCC Extended I2C2 Clock Source
  965. * @{
  966. */
  967. #define RCC_I2C2CLKSOURCE_HSI RCC_CFGR3_I2C2SW_HSI
  968. #define RCC_I2C2CLKSOURCE_SYSCLK RCC_CFGR3_I2C2SW_SYSCLK
  969. /**
  970. * @}
  971. */
  972. /** @defgroup RCCEx_I2C3_Clock_Source RCC Extended I2C3 Clock Source
  973. * @{
  974. */
  975. #define RCC_I2C3CLKSOURCE_HSI RCC_CFGR3_I2C3SW_HSI
  976. #define RCC_I2C3CLKSOURCE_SYSCLK RCC_CFGR3_I2C3SW_SYSCLK
  977. /**
  978. * @}
  979. */
  980. /** @defgroup RCCEx_ADC1_Clock_Source RCC Extended ADC1 Clock Source
  981. * @{
  982. */
  983. #define RCC_ADC1PLLCLK_OFF RCC_CFGR2_ADC1PRES_NO
  984. #define RCC_ADC1PLLCLK_DIV1 RCC_CFGR2_ADC1PRES_DIV1
  985. #define RCC_ADC1PLLCLK_DIV2 RCC_CFGR2_ADC1PRES_DIV2
  986. #define RCC_ADC1PLLCLK_DIV4 RCC_CFGR2_ADC1PRES_DIV4
  987. #define RCC_ADC1PLLCLK_DIV6 RCC_CFGR2_ADC1PRES_DIV6
  988. #define RCC_ADC1PLLCLK_DIV8 RCC_CFGR2_ADC1PRES_DIV8
  989. #define RCC_ADC1PLLCLK_DIV10 RCC_CFGR2_ADC1PRES_DIV10
  990. #define RCC_ADC1PLLCLK_DIV12 RCC_CFGR2_ADC1PRES_DIV12
  991. #define RCC_ADC1PLLCLK_DIV16 RCC_CFGR2_ADC1PRES_DIV16
  992. #define RCC_ADC1PLLCLK_DIV32 RCC_CFGR2_ADC1PRES_DIV32
  993. #define RCC_ADC1PLLCLK_DIV64 RCC_CFGR2_ADC1PRES_DIV64
  994. #define RCC_ADC1PLLCLK_DIV128 RCC_CFGR2_ADC1PRES_DIV128
  995. #define RCC_ADC1PLLCLK_DIV256 RCC_CFGR2_ADC1PRES_DIV256
  996. /**
  997. * @}
  998. */
  999. /** @defgroup RCCEx_I2S_Clock_Source RCC Extended I2S Clock Source
  1000. * @{
  1001. */
  1002. #define RCC_I2SCLKSOURCE_SYSCLK RCC_CFGR_I2SSRC_SYSCLK
  1003. #define RCC_I2SCLKSOURCE_EXT RCC_CFGR_I2SSRC_EXT
  1004. /**
  1005. * @}
  1006. */
  1007. /** @defgroup RCCEx_TIM1_Clock_Source RCC Extended TIM1 Clock Source
  1008. * @{
  1009. */
  1010. #define RCC_TIM1CLK_HCLK RCC_CFGR3_TIM1SW_HCLK
  1011. #define RCC_TIM1CLK_PLLCLK RCC_CFGR3_TIM1SW_PLL
  1012. /**
  1013. * @}
  1014. */
  1015. /** @defgroup RCCEx_TIM15_Clock_Source RCC Extended TIM15 Clock Source
  1016. * @{
  1017. */
  1018. #define RCC_TIM15CLK_HCLK RCC_CFGR3_TIM15SW_HCLK
  1019. #define RCC_TIM15CLK_PLLCLK RCC_CFGR3_TIM15SW_PLL
  1020. /**
  1021. * @}
  1022. */
  1023. /** @defgroup RCCEx_TIM16_Clock_Source RCC Extended TIM16 Clock Source
  1024. * @{
  1025. */
  1026. #define RCC_TIM16CLK_HCLK RCC_CFGR3_TIM16SW_HCLK
  1027. #define RCC_TIM16CLK_PLLCLK RCC_CFGR3_TIM16SW_PLL
  1028. /**
  1029. * @}
  1030. */
  1031. /** @defgroup RCCEx_TIM17_Clock_Source RCC Extended TIM17 Clock Source
  1032. * @{
  1033. */
  1034. #define RCC_TIM17CLK_HCLK RCC_CFGR3_TIM17SW_HCLK
  1035. #define RCC_TIM17CLK_PLLCLK RCC_CFGR3_TIM17SW_PLL
  1036. /**
  1037. * @}
  1038. */
  1039. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  1040. #if defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  1041. /** @defgroup RCCEx_USART1_Clock_Source RCC Extended USART1 Clock Source
  1042. * @{
  1043. */
  1044. #define RCC_USART1CLKSOURCE_PCLK2 RCC_CFGR3_USART1SW_PCLK2
  1045. #define RCC_USART1CLKSOURCE_SYSCLK RCC_CFGR3_USART1SW_SYSCLK
  1046. #define RCC_USART1CLKSOURCE_LSE RCC_CFGR3_USART1SW_LSE
  1047. #define RCC_USART1CLKSOURCE_HSI RCC_CFGR3_USART1SW_HSI
  1048. /**
  1049. * @}
  1050. */
  1051. /** @defgroup RCCEx_I2C2_Clock_Source RCC Extended I2C2 Clock Source
  1052. * @{
  1053. */
  1054. #define RCC_I2C2CLKSOURCE_HSI RCC_CFGR3_I2C2SW_HSI
  1055. #define RCC_I2C2CLKSOURCE_SYSCLK RCC_CFGR3_I2C2SW_SYSCLK
  1056. /**
  1057. * @}
  1058. */
  1059. /** @defgroup RCCEx_ADC12_Clock_Source RCC Extended ADC12 Clock Source
  1060. * @{
  1061. */
  1062. /* ADC1 & ADC2 */
  1063. #define RCC_ADC12PLLCLK_OFF RCC_CFGR2_ADCPRE12_NO
  1064. #define RCC_ADC12PLLCLK_DIV1 RCC_CFGR2_ADCPRE12_DIV1
  1065. #define RCC_ADC12PLLCLK_DIV2 RCC_CFGR2_ADCPRE12_DIV2
  1066. #define RCC_ADC12PLLCLK_DIV4 RCC_CFGR2_ADCPRE12_DIV4
  1067. #define RCC_ADC12PLLCLK_DIV6 RCC_CFGR2_ADCPRE12_DIV6
  1068. #define RCC_ADC12PLLCLK_DIV8 RCC_CFGR2_ADCPRE12_DIV8
  1069. #define RCC_ADC12PLLCLK_DIV10 RCC_CFGR2_ADCPRE12_DIV10
  1070. #define RCC_ADC12PLLCLK_DIV12 RCC_CFGR2_ADCPRE12_DIV12
  1071. #define RCC_ADC12PLLCLK_DIV16 RCC_CFGR2_ADCPRE12_DIV16
  1072. #define RCC_ADC12PLLCLK_DIV32 RCC_CFGR2_ADCPRE12_DIV32
  1073. #define RCC_ADC12PLLCLK_DIV64 RCC_CFGR2_ADCPRE12_DIV64
  1074. #define RCC_ADC12PLLCLK_DIV128 RCC_CFGR2_ADCPRE12_DIV128
  1075. #define RCC_ADC12PLLCLK_DIV256 RCC_CFGR2_ADCPRE12_DIV256
  1076. /**
  1077. * @}
  1078. */
  1079. /** @defgroup RCCEx_I2S_Clock_Source RCC Extended I2S Clock Source
  1080. * @{
  1081. */
  1082. #define RCC_I2SCLKSOURCE_SYSCLK RCC_CFGR_I2SSRC_SYSCLK
  1083. #define RCC_I2SCLKSOURCE_EXT RCC_CFGR_I2SSRC_EXT
  1084. /**
  1085. * @}
  1086. */
  1087. /** @defgroup RCCEx_TIM1_Clock_Source RCC Extended TIM1 Clock Source
  1088. * @{
  1089. */
  1090. #define RCC_TIM1CLK_HCLK RCC_CFGR3_TIM1SW_HCLK
  1091. #define RCC_TIM1CLK_PLLCLK RCC_CFGR3_TIM1SW_PLL
  1092. /**
  1093. * @}
  1094. */
  1095. /** @defgroup RCCEx_UART4_Clock_Source RCC Extended UART4 Clock Source
  1096. * @{
  1097. */
  1098. #define RCC_UART4CLKSOURCE_PCLK1 RCC_CFGR3_UART4SW_PCLK
  1099. #define RCC_UART4CLKSOURCE_SYSCLK RCC_CFGR3_UART4SW_SYSCLK
  1100. #define RCC_UART4CLKSOURCE_LSE RCC_CFGR3_UART4SW_LSE
  1101. #define RCC_UART4CLKSOURCE_HSI RCC_CFGR3_UART4SW_HSI
  1102. /**
  1103. * @}
  1104. */
  1105. /** @defgroup RCCEx_UART5_Clock_Source RCC Extended UART5 Clock Source
  1106. * @{
  1107. */
  1108. #define RCC_UART5CLKSOURCE_PCLK1 RCC_CFGR3_UART5SW_PCLK
  1109. #define RCC_UART5CLKSOURCE_SYSCLK RCC_CFGR3_UART5SW_SYSCLK
  1110. #define RCC_UART5CLKSOURCE_LSE RCC_CFGR3_UART5SW_LSE
  1111. #define RCC_UART5CLKSOURCE_HSI RCC_CFGR3_UART5SW_HSI
  1112. /**
  1113. * @}
  1114. */
  1115. #endif /* STM32F302xC || STM32F303xC || STM32F358xx */
  1116. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  1117. /** @defgroup RCCEx_USART1_Clock_Source RCC Extended USART1 Clock Source
  1118. * @{
  1119. */
  1120. #define RCC_USART1CLKSOURCE_PCLK2 RCC_CFGR3_USART1SW_PCLK2
  1121. #define RCC_USART1CLKSOURCE_SYSCLK RCC_CFGR3_USART1SW_SYSCLK
  1122. #define RCC_USART1CLKSOURCE_LSE RCC_CFGR3_USART1SW_LSE
  1123. #define RCC_USART1CLKSOURCE_HSI RCC_CFGR3_USART1SW_HSI
  1124. /**
  1125. * @}
  1126. */
  1127. /** @defgroup RCCEx_I2C2_Clock_Source RCC Extended I2C2 Clock Source
  1128. * @{
  1129. */
  1130. #define RCC_I2C2CLKSOURCE_HSI RCC_CFGR3_I2C2SW_HSI
  1131. #define RCC_I2C2CLKSOURCE_SYSCLK RCC_CFGR3_I2C2SW_SYSCLK
  1132. /**
  1133. * @}
  1134. */
  1135. /** @defgroup RCCEx_I2C3_Clock_Source RCC Extended I2C3 Clock Source
  1136. * @{
  1137. */
  1138. #define RCC_I2C3CLKSOURCE_HSI RCC_CFGR3_I2C3SW_HSI
  1139. #define RCC_I2C3CLKSOURCE_SYSCLK RCC_CFGR3_I2C3SW_SYSCLK
  1140. /**
  1141. * @}
  1142. */
  1143. /** @defgroup RCCEx_ADC12_Clock_Source RCC Extended ADC12 Clock Source
  1144. * @{
  1145. */
  1146. /* ADC1 & ADC2 */
  1147. #define RCC_ADC12PLLCLK_OFF RCC_CFGR2_ADCPRE12_NO
  1148. #define RCC_ADC12PLLCLK_DIV1 RCC_CFGR2_ADCPRE12_DIV1
  1149. #define RCC_ADC12PLLCLK_DIV2 RCC_CFGR2_ADCPRE12_DIV2
  1150. #define RCC_ADC12PLLCLK_DIV4 RCC_CFGR2_ADCPRE12_DIV4
  1151. #define RCC_ADC12PLLCLK_DIV6 RCC_CFGR2_ADCPRE12_DIV6
  1152. #define RCC_ADC12PLLCLK_DIV8 RCC_CFGR2_ADCPRE12_DIV8
  1153. #define RCC_ADC12PLLCLK_DIV10 RCC_CFGR2_ADCPRE12_DIV10
  1154. #define RCC_ADC12PLLCLK_DIV12 RCC_CFGR2_ADCPRE12_DIV12
  1155. #define RCC_ADC12PLLCLK_DIV16 RCC_CFGR2_ADCPRE12_DIV16
  1156. #define RCC_ADC12PLLCLK_DIV32 RCC_CFGR2_ADCPRE12_DIV32
  1157. #define RCC_ADC12PLLCLK_DIV64 RCC_CFGR2_ADCPRE12_DIV64
  1158. #define RCC_ADC12PLLCLK_DIV128 RCC_CFGR2_ADCPRE12_DIV128
  1159. #define RCC_ADC12PLLCLK_DIV256 RCC_CFGR2_ADCPRE12_DIV256
  1160. /**
  1161. * @}
  1162. */
  1163. /** @defgroup RCCEx_I2S_Clock_Source RCC Extended I2S Clock Source
  1164. * @{
  1165. */
  1166. #define RCC_I2SCLKSOURCE_SYSCLK RCC_CFGR_I2SSRC_SYSCLK
  1167. #define RCC_I2SCLKSOURCE_EXT RCC_CFGR_I2SSRC_EXT
  1168. /**
  1169. * @}
  1170. */
  1171. /** @defgroup RCCEx_TIM1_Clock_Source RCC Extended TIM1 Clock Source
  1172. * @{
  1173. */
  1174. #define RCC_TIM1CLK_HCLK RCC_CFGR3_TIM1SW_HCLK
  1175. #define RCC_TIM1CLK_PLLCLK RCC_CFGR3_TIM1SW_PLL
  1176. /**
  1177. * @}
  1178. */
  1179. /** @defgroup RCCEx_TIM2_Clock_Source RCC Extended TIM2 Clock Source
  1180. * @{
  1181. */
  1182. #define RCC_TIM2CLK_HCLK RCC_CFGR3_TIM2SW_HCLK
  1183. #define RCC_TIM2CLK_PLLCLK RCC_CFGR3_TIM2SW_PLL
  1184. /**
  1185. * @}
  1186. */
  1187. /** @defgroup RCCEx_TIM34_Clock_Source RCC Extended TIM3 & TIM4 Clock Source
  1188. * @{
  1189. */
  1190. #define RCC_TIM34CLK_HCLK RCC_CFGR3_TIM34SW_HCLK
  1191. #define RCC_TIM34CLK_PLLCLK RCC_CFGR3_TIM34SW_PLL
  1192. /**
  1193. * @}
  1194. */
  1195. /** @defgroup RCCEx_TIM15_Clock_Source RCC Extended TIM15 Clock Source
  1196. * @{
  1197. */
  1198. #define RCC_TIM15CLK_HCLK RCC_CFGR3_TIM15SW_HCLK
  1199. #define RCC_TIM15CLK_PLLCLK RCC_CFGR3_TIM15SW_PLL
  1200. /**
  1201. * @}
  1202. */
  1203. /** @defgroup RCCEx_TIM16_Clock_Source RCC Extended TIM16 Clock Source
  1204. * @{
  1205. */
  1206. #define RCC_TIM16CLK_HCLK RCC_CFGR3_TIM16SW_HCLK
  1207. #define RCC_TIM16CLK_PLLCLK RCC_CFGR3_TIM16SW_PLL
  1208. /**
  1209. * @}
  1210. */
  1211. /** @defgroup RCCEx_TIM17_Clock_Source RCC Extended TIM17 Clock Source
  1212. * @{
  1213. */
  1214. #define RCC_TIM17CLK_HCLK RCC_CFGR3_TIM17SW_HCLK
  1215. #define RCC_TIM17CLK_PLLCLK RCC_CFGR3_TIM17SW_PLL
  1216. /**
  1217. * @}
  1218. */
  1219. /** @defgroup RCCEx_UART4_Clock_Source RCC Extended UART4 Clock Source
  1220. * @{
  1221. */
  1222. #define RCC_UART4CLKSOURCE_PCLK1 RCC_CFGR3_UART4SW_PCLK
  1223. #define RCC_UART4CLKSOURCE_SYSCLK RCC_CFGR3_UART4SW_SYSCLK
  1224. #define RCC_UART4CLKSOURCE_LSE RCC_CFGR3_UART4SW_LSE
  1225. #define RCC_UART4CLKSOURCE_HSI RCC_CFGR3_UART4SW_HSI
  1226. /**
  1227. * @}
  1228. */
  1229. /** @defgroup RCCEx_UART5_Clock_Source RCC Extended UART5 Clock Source
  1230. * @{
  1231. */
  1232. #define RCC_UART5CLKSOURCE_PCLK1 RCC_CFGR3_UART5SW_PCLK
  1233. #define RCC_UART5CLKSOURCE_SYSCLK RCC_CFGR3_UART5SW_SYSCLK
  1234. #define RCC_UART5CLKSOURCE_LSE RCC_CFGR3_UART5SW_LSE
  1235. #define RCC_UART5CLKSOURCE_HSI RCC_CFGR3_UART5SW_HSI
  1236. /**
  1237. * @}
  1238. */
  1239. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  1240. #if defined(STM32F303xE) || defined(STM32F398xx)
  1241. /** @defgroup RCCEx_TIM20_Clock_Source RCC Extended TIM20 Clock Source
  1242. * @{
  1243. */
  1244. #define RCC_TIM20CLK_HCLK RCC_CFGR3_TIM20SW_HCLK
  1245. #define RCC_TIM20CLK_PLLCLK RCC_CFGR3_TIM20SW_PLL
  1246. /**
  1247. * @}
  1248. */
  1249. #endif /* STM32F303xE || STM32F398xx */
  1250. #if defined(STM32F303xE) || defined(STM32F398xx)\
  1251. || defined(STM32F303xC) || defined(STM32F358xx)
  1252. /** @defgroup RCCEx_ADC34_Clock_Source RCC Extended ADC34 Clock Source
  1253. * @{
  1254. */
  1255. /* ADC3 & ADC4 */
  1256. #define RCC_ADC34PLLCLK_OFF RCC_CFGR2_ADCPRE34_NO
  1257. #define RCC_ADC34PLLCLK_DIV1 RCC_CFGR2_ADCPRE34_DIV1
  1258. #define RCC_ADC34PLLCLK_DIV2 RCC_CFGR2_ADCPRE34_DIV2
  1259. #define RCC_ADC34PLLCLK_DIV4 RCC_CFGR2_ADCPRE34_DIV4
  1260. #define RCC_ADC34PLLCLK_DIV6 RCC_CFGR2_ADCPRE34_DIV6
  1261. #define RCC_ADC34PLLCLK_DIV8 RCC_CFGR2_ADCPRE34_DIV8
  1262. #define RCC_ADC34PLLCLK_DIV10 RCC_CFGR2_ADCPRE34_DIV10
  1263. #define RCC_ADC34PLLCLK_DIV12 RCC_CFGR2_ADCPRE34_DIV12
  1264. #define RCC_ADC34PLLCLK_DIV16 RCC_CFGR2_ADCPRE34_DIV16
  1265. #define RCC_ADC34PLLCLK_DIV32 RCC_CFGR2_ADCPRE34_DIV32
  1266. #define RCC_ADC34PLLCLK_DIV64 RCC_CFGR2_ADCPRE34_DIV64
  1267. #define RCC_ADC34PLLCLK_DIV128 RCC_CFGR2_ADCPRE34_DIV128
  1268. #define RCC_ADC34PLLCLK_DIV256 RCC_CFGR2_ADCPRE34_DIV256
  1269. /**
  1270. * @}
  1271. */
  1272. /** @defgroup RCCEx_TIM8_Clock_Source RCC Extended TIM8 Clock Source
  1273. * @{
  1274. */
  1275. #define RCC_TIM8CLK_HCLK RCC_CFGR3_TIM8SW_HCLK
  1276. #define RCC_TIM8CLK_PLLCLK RCC_CFGR3_TIM8SW_PLL
  1277. /**
  1278. * @}
  1279. */
  1280. #endif /* STM32F303xC || STM32F303xE || STM32F398xx || STM32F358xx */
  1281. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  1282. /** @defgroup RCCEx_USART1_Clock_Source RCC Extended USART1 Clock Source
  1283. * @{
  1284. */
  1285. #define RCC_USART1CLKSOURCE_PCLK1 RCC_CFGR3_USART1SW_PCLK1
  1286. #define RCC_USART1CLKSOURCE_SYSCLK RCC_CFGR3_USART1SW_SYSCLK
  1287. #define RCC_USART1CLKSOURCE_LSE RCC_CFGR3_USART1SW_LSE
  1288. #define RCC_USART1CLKSOURCE_HSI RCC_CFGR3_USART1SW_HSI
  1289. /**
  1290. * @}
  1291. */
  1292. /** @defgroup RCCEx_ADC12_Clock_Source RCC Extended ADC12 Clock Source
  1293. * @{
  1294. */
  1295. /* ADC1 & ADC2 */
  1296. #define RCC_ADC12PLLCLK_OFF RCC_CFGR2_ADCPRE12_NO
  1297. #define RCC_ADC12PLLCLK_DIV1 RCC_CFGR2_ADCPRE12_DIV1
  1298. #define RCC_ADC12PLLCLK_DIV2 RCC_CFGR2_ADCPRE12_DIV2
  1299. #define RCC_ADC12PLLCLK_DIV4 RCC_CFGR2_ADCPRE12_DIV4
  1300. #define RCC_ADC12PLLCLK_DIV6 RCC_CFGR2_ADCPRE12_DIV6
  1301. #define RCC_ADC12PLLCLK_DIV8 RCC_CFGR2_ADCPRE12_DIV8
  1302. #define RCC_ADC12PLLCLK_DIV10 RCC_CFGR2_ADCPRE12_DIV10
  1303. #define RCC_ADC12PLLCLK_DIV12 RCC_CFGR2_ADCPRE12_DIV12
  1304. #define RCC_ADC12PLLCLK_DIV16 RCC_CFGR2_ADCPRE12_DIV16
  1305. #define RCC_ADC12PLLCLK_DIV32 RCC_CFGR2_ADCPRE12_DIV32
  1306. #define RCC_ADC12PLLCLK_DIV64 RCC_CFGR2_ADCPRE12_DIV64
  1307. #define RCC_ADC12PLLCLK_DIV128 RCC_CFGR2_ADCPRE12_DIV128
  1308. #define RCC_ADC12PLLCLK_DIV256 RCC_CFGR2_ADCPRE12_DIV256
  1309. /**
  1310. * @}
  1311. */
  1312. /** @defgroup RCCEx_TIM1_Clock_Source RCC Extended TIM1 Clock Source
  1313. * @{
  1314. */
  1315. #define RCC_TIM1CLK_HCLK RCC_CFGR3_TIM1SW_HCLK
  1316. #define RCC_TIM1CLK_PLLCLK RCC_CFGR3_TIM1SW_PLL
  1317. /**
  1318. * @}
  1319. */
  1320. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  1321. #if defined(STM32F334x8)
  1322. /** @defgroup RCCEx_HRTIM1_Clock_Source RCC Extended HRTIM1 Clock Source
  1323. * @{
  1324. */
  1325. #define RCC_HRTIM1CLK_HCLK RCC_CFGR3_HRTIM1SW_HCLK
  1326. #define RCC_HRTIM1CLK_PLLCLK RCC_CFGR3_HRTIM1SW_PLL
  1327. /**
  1328. * @}
  1329. */
  1330. #endif /* STM32F334x8 */
  1331. #if defined(STM32F373xC) || defined(STM32F378xx)
  1332. /** @defgroup RCCEx_USART1_Clock_Source RCC Extended USART1 Clock Source
  1333. * @{
  1334. */
  1335. #define RCC_USART1CLKSOURCE_PCLK2 RCC_CFGR3_USART1SW_PCLK2
  1336. #define RCC_USART1CLKSOURCE_SYSCLK RCC_CFGR3_USART1SW_SYSCLK
  1337. #define RCC_USART1CLKSOURCE_LSE RCC_CFGR3_USART1SW_LSE
  1338. #define RCC_USART1CLKSOURCE_HSI RCC_CFGR3_USART1SW_HSI
  1339. /**
  1340. * @}
  1341. */
  1342. /** @defgroup RCCEx_I2C2_Clock_Source RCC Extended I2C2 Clock Source
  1343. * @{
  1344. */
  1345. #define RCC_I2C2CLKSOURCE_HSI RCC_CFGR3_I2C2SW_HSI
  1346. #define RCC_I2C2CLKSOURCE_SYSCLK RCC_CFGR3_I2C2SW_SYSCLK
  1347. /**
  1348. * @}
  1349. */
  1350. /** @defgroup RCCEx_ADC1_Clock_Source RCC Extended ADC1 Clock Source
  1351. * @{
  1352. */
  1353. /* ADC1 */
  1354. #define RCC_ADC1PCLK2_DIV2 RCC_CFGR_ADCPRE_DIV2
  1355. #define RCC_ADC1PCLK2_DIV4 RCC_CFGR_ADCPRE_DIV4
  1356. #define RCC_ADC1PCLK2_DIV6 RCC_CFGR_ADCPRE_DIV6
  1357. #define RCC_ADC1PCLK2_DIV8 RCC_CFGR_ADCPRE_DIV8
  1358. /**
  1359. * @}
  1360. */
  1361. /** @defgroup RCCEx_CEC_Clock_Source RCC Extended CEC Clock Source
  1362. * @{
  1363. */
  1364. #define RCC_CECCLKSOURCE_HSI RCC_CFGR3_CECSW_HSI_DIV244
  1365. #define RCC_CECCLKSOURCE_LSE RCC_CFGR3_CECSW_LSE
  1366. /**
  1367. * @}
  1368. */
  1369. /** @defgroup RCCEx_SDADC_Clock_Prescaler RCC Extended SDADC Clock Prescaler
  1370. * @{
  1371. */
  1372. #define RCC_SDADCSYSCLK_DIV1 RCC_CFGR_SDPRE_DIV1
  1373. #define RCC_SDADCSYSCLK_DIV2 RCC_CFGR_SDPRE_DIV2
  1374. #define RCC_SDADCSYSCLK_DIV4 RCC_CFGR_SDPRE_DIV4
  1375. #define RCC_SDADCSYSCLK_DIV6 RCC_CFGR_SDPRE_DIV6
  1376. #define RCC_SDADCSYSCLK_DIV8 RCC_CFGR_SDPRE_DIV8
  1377. #define RCC_SDADCSYSCLK_DIV10 RCC_CFGR_SDPRE_DIV10
  1378. #define RCC_SDADCSYSCLK_DIV12 RCC_CFGR_SDPRE_DIV12
  1379. #define RCC_SDADCSYSCLK_DIV14 RCC_CFGR_SDPRE_DIV14
  1380. #define RCC_SDADCSYSCLK_DIV16 RCC_CFGR_SDPRE_DIV16
  1381. #define RCC_SDADCSYSCLK_DIV20 RCC_CFGR_SDPRE_DIV20
  1382. #define RCC_SDADCSYSCLK_DIV24 RCC_CFGR_SDPRE_DIV24
  1383. #define RCC_SDADCSYSCLK_DIV28 RCC_CFGR_SDPRE_DIV28
  1384. #define RCC_SDADCSYSCLK_DIV32 RCC_CFGR_SDPRE_DIV32
  1385. #define RCC_SDADCSYSCLK_DIV36 RCC_CFGR_SDPRE_DIV36
  1386. #define RCC_SDADCSYSCLK_DIV40 RCC_CFGR_SDPRE_DIV40
  1387. #define RCC_SDADCSYSCLK_DIV44 RCC_CFGR_SDPRE_DIV44
  1388. #define RCC_SDADCSYSCLK_DIV48 RCC_CFGR_SDPRE_DIV48
  1389. /**
  1390. * @}
  1391. */
  1392. #endif /* STM32F373xC || STM32F378xx */
  1393. #if defined(STM32F302xE) || defined(STM32F303xE)\
  1394. || defined(STM32F302xC) || defined(STM32F303xC)\
  1395. || defined(STM32F302x8) \
  1396. || defined(STM32F373xC)
  1397. /** @defgroup RCCEx_USB_Clock_Source RCC Extended USB Clock Source
  1398. * @{
  1399. */
  1400. #define RCC_USBCLKSOURCE_PLL RCC_CFGR_USBPRE_DIV1
  1401. #define RCC_USBCLKSOURCE_PLL_DIV1_5 RCC_CFGR_USBPRE_DIV1_5
  1402. /**
  1403. * @}
  1404. */
  1405. #endif /* STM32F302xE || STM32F303xE || */
  1406. /* STM32F302xC || STM32F303xC || */
  1407. /* STM32F302x8 || */
  1408. /* STM32F373xC */
  1409. /** @defgroup RCCEx_MCOx_Clock_Prescaler RCC Extended MCOx Clock Prescaler
  1410. * @{
  1411. */
  1412. #if defined(RCC_CFGR_MCOPRE)
  1413. #define RCC_MCODIV_1 (0x00000000U)
  1414. #define RCC_MCODIV_2 (0x10000000U)
  1415. #define RCC_MCODIV_4 (0x20000000U)
  1416. #define RCC_MCODIV_8 (0x30000000U)
  1417. #define RCC_MCODIV_16 (0x40000000U)
  1418. #define RCC_MCODIV_32 (0x50000000U)
  1419. #define RCC_MCODIV_64 (0x60000000U)
  1420. #define RCC_MCODIV_128 (0x70000000U)
  1421. #else
  1422. #define RCC_MCODIV_1 (0x00000000U)
  1423. #endif /* RCC_CFGR_MCOPRE */
  1424. /**
  1425. * @}
  1426. */
  1427. /** @defgroup RCCEx_LSEDrive_Configuration RCC LSE Drive Configuration
  1428. * @{
  1429. */
  1430. #define RCC_LSEDRIVE_LOW (0x00000000U) /*!< Xtal mode lower driving capability */
  1431. #define RCC_LSEDRIVE_MEDIUMLOW RCC_BDCR_LSEDRV_1 /*!< Xtal mode medium low driving capability */
  1432. #define RCC_LSEDRIVE_MEDIUMHIGH RCC_BDCR_LSEDRV_0 /*!< Xtal mode medium high driving capability */
  1433. #define RCC_LSEDRIVE_HIGH RCC_BDCR_LSEDRV /*!< Xtal mode higher driving capability */
  1434. /**
  1435. * @}
  1436. */
  1437. /**
  1438. * @}
  1439. */
  1440. /* Exported macro ------------------------------------------------------------*/
  1441. /** @defgroup RCCEx_Exported_Macros RCC Extended Exported Macros
  1442. * @{
  1443. */
  1444. /** @defgroup RCCEx_PLL_Configuration RCC Extended PLL Configuration
  1445. * @{
  1446. */
  1447. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  1448. /** @brief Macro to configure the PLL clock source, multiplication and division factors.
  1449. * @note This macro must be used only when the PLL is disabled.
  1450. *
  1451. * @param __RCC_PLLSource__ specifies the PLL entry clock source.
  1452. * This parameter can be one of the following values:
  1453. * @arg @ref RCC_PLLSOURCE_HSI HSI oscillator clock selected as PLL clock entry
  1454. * @arg @ref RCC_PLLSOURCE_HSE HSE oscillator clock selected as PLL clock entry
  1455. * @param __PREDIV__ specifies the predivider factor for PLL VCO input clock
  1456. * This parameter must be a number between RCC_PREDIV_DIV1 and RCC_PREDIV_DIV16.
  1457. * @param __PLLMUL__ specifies the multiplication factor for PLL VCO input clock
  1458. * This parameter must be a number between RCC_PLL_MUL2 and RCC_PLL_MUL16.
  1459. *
  1460. */
  1461. #define __HAL_RCC_PLL_CONFIG(__RCC_PLLSource__ , __PREDIV__, __PLLMUL__) \
  1462. do { \
  1463. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_PREDIV, (__PREDIV__)); \
  1464. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLMUL | RCC_CFGR_PLLSRC, (uint32_t)((__PLLMUL__)|(__RCC_PLLSource__))); \
  1465. } while(0U)
  1466. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  1467. #if defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  1468. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  1469. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)\
  1470. || defined(STM32F373xC) || defined(STM32F378xx)
  1471. /** @brief Macro to configure the PLL clock source and multiplication factor.
  1472. * @note This macro must be used only when the PLL is disabled.
  1473. *
  1474. * @param __RCC_PLLSource__ specifies the PLL entry clock source.
  1475. * This parameter can be one of the following values:
  1476. * @arg @ref RCC_PLLSOURCE_HSI HSI oscillator clock selected as PLL clock entry
  1477. * @arg @ref RCC_PLLSOURCE_HSE HSE oscillator clock selected as PLL clock entry
  1478. * @param __PLLMUL__ specifies the multiplication factor for PLL VCO input clock
  1479. * This parameter must be a number between RCC_PLL_MUL2 and RCC_PLL_MUL16.
  1480. *
  1481. */
  1482. #define __HAL_RCC_PLL_CONFIG(__RCC_PLLSource__ , __PLLMUL__) \
  1483. MODIFY_REG(RCC->CFGR, RCC_CFGR_PLLMUL | RCC_CFGR_PLLSRC, (uint32_t)((__PLLMUL__)|(__RCC_PLLSource__)))
  1484. #endif /* STM32F302xC || STM32F303xC || STM32F358xx || */
  1485. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  1486. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  1487. /* STM32F373xC || STM32F378xx */
  1488. /**
  1489. * @}
  1490. */
  1491. #if defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  1492. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  1493. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)\
  1494. || defined(STM32F373xC) || defined(STM32F378xx)
  1495. /** @defgroup RCCEx_HSE_Configuration RCC Extended HSE Configuration
  1496. * @{
  1497. */
  1498. /**
  1499. * @brief Macro to configure the External High Speed oscillator (HSE) Predivision factor for PLL.
  1500. * @note Predivision factor can not be changed if PLL is used as system clock
  1501. * In this case, you have to select another source of the system clock, disable the PLL and
  1502. * then change the HSE predivision factor.
  1503. * @param __HSE_PREDIV_VALUE__ specifies the division value applied to HSE.
  1504. * This parameter must be a number between RCC_HSE_PREDIV_DIV1 and RCC_HSE_PREDIV_DIV16.
  1505. */
  1506. #define __HAL_RCC_HSE_PREDIV_CONFIG(__HSE_PREDIV_VALUE__) \
  1507. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_PREDIV, (uint32_t)(__HSE_PREDIV_VALUE__))
  1508. /**
  1509. * @brief Macro to get prediv1 factor for PLL.
  1510. */
  1511. #define __HAL_RCC_HSE_GET_PREDIV() READ_BIT(RCC->CFGR2, RCC_CFGR2_PREDIV)
  1512. /**
  1513. * @}
  1514. */
  1515. #endif /* STM32F302xC || STM32F303xC || STM32F358xx || */
  1516. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  1517. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  1518. /* STM32F373xC || STM32F378xx */
  1519. /** @defgroup RCCEx_AHB_Clock_Enable_Disable RCC Extended AHB Clock Enable Disable
  1520. * @brief Enable or disable the AHB peripheral clock.
  1521. * @note After reset, the peripheral clock (used for registers read/write access)
  1522. * is disabled and the application software has to enable this clock before
  1523. * using it.
  1524. * @{
  1525. */
  1526. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  1527. #define __HAL_RCC_ADC1_CLK_ENABLE() do { \
  1528. __IO uint32_t tmpreg; \
  1529. SET_BIT(RCC->AHBENR, RCC_AHBENR_ADC1EN);\
  1530. /* Delay after an RCC peripheral clock enabling */ \
  1531. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_ADC1EN);\
  1532. UNUSED(tmpreg); \
  1533. } while(0U)
  1534. #define __HAL_RCC_ADC1_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_ADC1EN))
  1535. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  1536. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  1537. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  1538. #define __HAL_RCC_DMA2_CLK_ENABLE() do { \
  1539. __IO uint32_t tmpreg; \
  1540. SET_BIT(RCC->AHBENR, RCC_AHBENR_DMA2EN);\
  1541. /* Delay after an RCC peripheral clock enabling */ \
  1542. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_DMA2EN);\
  1543. UNUSED(tmpreg); \
  1544. } while(0U)
  1545. #define __HAL_RCC_GPIOE_CLK_ENABLE() do { \
  1546. __IO uint32_t tmpreg; \
  1547. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOEEN);\
  1548. /* Delay after an RCC peripheral clock enabling */ \
  1549. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOEEN);\
  1550. UNUSED(tmpreg); \
  1551. } while(0U)
  1552. #define __HAL_RCC_ADC12_CLK_ENABLE() do { \
  1553. __IO uint32_t tmpreg; \
  1554. SET_BIT(RCC->AHBENR, RCC_AHBENR_ADC12EN);\
  1555. /* Delay after an RCC peripheral clock enabling */ \
  1556. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_ADC12EN);\
  1557. UNUSED(tmpreg); \
  1558. } while(0U)
  1559. /* Aliases for STM32 F3 compatibility */
  1560. #define __HAL_RCC_ADC1_CLK_ENABLE() __HAL_RCC_ADC12_CLK_ENABLE()
  1561. #define __HAL_RCC_ADC2_CLK_ENABLE() __HAL_RCC_ADC12_CLK_ENABLE()
  1562. #define __HAL_RCC_DMA2_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_DMA2EN))
  1563. #define __HAL_RCC_GPIOE_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOEEN))
  1564. #define __HAL_RCC_ADC12_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_ADC12EN))
  1565. /* Aliases for STM32 F3 compatibility */
  1566. #define __HAL_RCC_ADC1_CLK_DISABLE() __HAL_RCC_ADC12_CLK_DISABLE()
  1567. #define __HAL_RCC_ADC2_CLK_DISABLE() __HAL_RCC_ADC12_CLK_DISABLE()
  1568. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  1569. /* STM32F302xC || STM32F303xC || STM32F358xx */
  1570. #if defined(STM32F303xE) || defined(STM32F398xx)\
  1571. || defined(STM32F303xC) || defined(STM32F358xx)
  1572. #define __HAL_RCC_ADC34_CLK_ENABLE() do { \
  1573. __IO uint32_t tmpreg; \
  1574. SET_BIT(RCC->AHBENR, RCC_AHBENR_ADC34EN);\
  1575. /* Delay after an RCC peripheral clock enabling */ \
  1576. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_ADC34EN);\
  1577. UNUSED(tmpreg); \
  1578. } while(0U)
  1579. #define __HAL_RCC_ADC34_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_ADC34EN))
  1580. #endif /* STM32F303xE || STM32F398xx || */
  1581. /* STM32F303xC || STM32F358xx */
  1582. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  1583. #define __HAL_RCC_ADC12_CLK_ENABLE() do { \
  1584. __IO uint32_t tmpreg; \
  1585. SET_BIT(RCC->AHBENR, RCC_AHBENR_ADC12EN);\
  1586. /* Delay after an RCC peripheral clock enabling */ \
  1587. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_ADC12EN);\
  1588. UNUSED(tmpreg); \
  1589. } while(0U)
  1590. /* Aliases for STM32 F3 compatibility */
  1591. #define __HAL_RCC_ADC1_CLK_ENABLE() __HAL_RCC_ADC12_CLK_ENABLE()
  1592. #define __HAL_RCC_ADC2_CLK_ENABLE() __HAL_RCC_ADC12_CLK_ENABLE()
  1593. #define __HAL_RCC_ADC12_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_ADC12EN))
  1594. /* Aliases for STM32 F3 compatibility */
  1595. #define __HAL_RCC_ADC1_CLK_DISABLE() __HAL_RCC_ADC12_CLK_DISABLE()
  1596. #define __HAL_RCC_ADC2_CLK_DISABLE() __HAL_RCC_ADC12_CLK_DISABLE()
  1597. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  1598. #if defined(STM32F373xC) || defined(STM32F378xx)
  1599. #define __HAL_RCC_DMA2_CLK_ENABLE() do { \
  1600. __IO uint32_t tmpreg; \
  1601. SET_BIT(RCC->AHBENR, RCC_AHBENR_DMA2EN);\
  1602. /* Delay after an RCC peripheral clock enabling */ \
  1603. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_DMA2EN);\
  1604. UNUSED(tmpreg); \
  1605. } while(0U)
  1606. #define __HAL_RCC_GPIOE_CLK_ENABLE() do { \
  1607. __IO uint32_t tmpreg; \
  1608. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOEEN);\
  1609. /* Delay after an RCC peripheral clock enabling */ \
  1610. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOEEN);\
  1611. UNUSED(tmpreg); \
  1612. } while(0U)
  1613. #define __HAL_RCC_DMA2_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_DMA2EN))
  1614. #define __HAL_RCC_GPIOE_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOEEN))
  1615. #endif /* STM32F373xC || STM32F378xx */
  1616. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  1617. #define __HAL_RCC_FMC_CLK_ENABLE() do { \
  1618. __IO uint32_t tmpreg; \
  1619. SET_BIT(RCC->AHBENR, RCC_AHBENR_FMCEN);\
  1620. /* Delay after an RCC peripheral clock enabling */ \
  1621. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_FMCEN);\
  1622. UNUSED(tmpreg); \
  1623. } while(0U)
  1624. #define __HAL_RCC_GPIOG_CLK_ENABLE() do { \
  1625. __IO uint32_t tmpreg; \
  1626. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOGEN);\
  1627. /* Delay after an RCC peripheral clock enabling */ \
  1628. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOGEN);\
  1629. UNUSED(tmpreg); \
  1630. } while(0U)
  1631. #define __HAL_RCC_GPIOH_CLK_ENABLE() do { \
  1632. __IO uint32_t tmpreg; \
  1633. SET_BIT(RCC->AHBENR, RCC_AHBENR_GPIOHEN);\
  1634. /* Delay after an RCC peripheral clock enabling */ \
  1635. tmpreg = READ_BIT(RCC->AHBENR, RCC_AHBENR_GPIOHEN);\
  1636. UNUSED(tmpreg); \
  1637. } while(0U)
  1638. #define __HAL_RCC_FMC_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_FMCEN))
  1639. #define __HAL_RCC_GPIOG_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOGEN))
  1640. #define __HAL_RCC_GPIOH_CLK_DISABLE() (RCC->AHBENR &= ~(RCC_AHBENR_GPIOHEN))
  1641. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  1642. /**
  1643. * @}
  1644. */
  1645. /** @defgroup RCCEx_APB1_Clock_Enable_Disable RCC Extended APB1 Clock Enable Disable
  1646. * @brief Enable or disable the Low Speed APB (APB1) peripheral clock.
  1647. * @note After reset, the peripheral clock (used for registers read/write access)
  1648. * is disabled and the application software has to enable this clock before
  1649. * using it.
  1650. * @{
  1651. */
  1652. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  1653. #define __HAL_RCC_SPI2_CLK_ENABLE() do { \
  1654. __IO uint32_t tmpreg; \
  1655. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  1656. /* Delay after an RCC peripheral clock enabling */ \
  1657. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  1658. UNUSED(tmpreg); \
  1659. } while(0U)
  1660. #define __HAL_RCC_SPI3_CLK_ENABLE() do { \
  1661. __IO uint32_t tmpreg; \
  1662. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI3EN);\
  1663. /* Delay after an RCC peripheral clock enabling */ \
  1664. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI3EN);\
  1665. UNUSED(tmpreg); \
  1666. } while(0U)
  1667. #define __HAL_RCC_I2C2_CLK_ENABLE() do { \
  1668. __IO uint32_t tmpreg; \
  1669. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  1670. /* Delay after an RCC peripheral clock enabling */ \
  1671. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  1672. UNUSED(tmpreg); \
  1673. } while(0U)
  1674. #define __HAL_RCC_I2C3_CLK_ENABLE() do { \
  1675. __IO uint32_t tmpreg; \
  1676. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C3EN);\
  1677. /* Delay after an RCC peripheral clock enabling */ \
  1678. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C3EN);\
  1679. UNUSED(tmpreg); \
  1680. } while(0U)
  1681. #define __HAL_RCC_SPI2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI2EN))
  1682. #define __HAL_RCC_SPI3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI3EN))
  1683. #define __HAL_RCC_I2C2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C2EN))
  1684. #define __HAL_RCC_I2C3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C3EN))
  1685. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  1686. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  1687. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  1688. #define __HAL_RCC_TIM3_CLK_ENABLE() do { \
  1689. __IO uint32_t tmpreg; \
  1690. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM3EN);\
  1691. /* Delay after an RCC peripheral clock enabling */ \
  1692. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM3EN);\
  1693. UNUSED(tmpreg); \
  1694. } while(0U)
  1695. #define __HAL_RCC_TIM4_CLK_ENABLE() do { \
  1696. __IO uint32_t tmpreg; \
  1697. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM4EN);\
  1698. /* Delay after an RCC peripheral clock enabling */ \
  1699. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM4EN);\
  1700. UNUSED(tmpreg); \
  1701. } while(0U)
  1702. #define __HAL_RCC_SPI2_CLK_ENABLE() do { \
  1703. __IO uint32_t tmpreg; \
  1704. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  1705. /* Delay after an RCC peripheral clock enabling */ \
  1706. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  1707. UNUSED(tmpreg); \
  1708. } while(0U)
  1709. #define __HAL_RCC_SPI3_CLK_ENABLE() do { \
  1710. __IO uint32_t tmpreg; \
  1711. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI3EN);\
  1712. /* Delay after an RCC peripheral clock enabling */ \
  1713. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI3EN);\
  1714. UNUSED(tmpreg); \
  1715. } while(0U)
  1716. #define __HAL_RCC_UART4_CLK_ENABLE() do { \
  1717. __IO uint32_t tmpreg; \
  1718. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_UART4EN);\
  1719. /* Delay after an RCC peripheral clock enabling */ \
  1720. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_UART4EN);\
  1721. UNUSED(tmpreg); \
  1722. } while(0U)
  1723. #define __HAL_RCC_UART5_CLK_ENABLE() do { \
  1724. __IO uint32_t tmpreg; \
  1725. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_UART5EN);\
  1726. /* Delay after an RCC peripheral clock enabling */ \
  1727. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_UART5EN);\
  1728. UNUSED(tmpreg); \
  1729. } while(0U)
  1730. #define __HAL_RCC_I2C2_CLK_ENABLE() do { \
  1731. __IO uint32_t tmpreg; \
  1732. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  1733. /* Delay after an RCC peripheral clock enabling */ \
  1734. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  1735. UNUSED(tmpreg); \
  1736. } while(0U)
  1737. #define __HAL_RCC_TIM3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM3EN))
  1738. #define __HAL_RCC_TIM4_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM4EN))
  1739. #define __HAL_RCC_SPI2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI2EN))
  1740. #define __HAL_RCC_SPI3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI3EN))
  1741. #define __HAL_RCC_UART4_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_UART4EN))
  1742. #define __HAL_RCC_UART5_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_UART5EN))
  1743. #define __HAL_RCC_I2C2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C2EN))
  1744. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  1745. /* STM32F302xC || STM32F303xC || STM32F358xx */
  1746. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  1747. #define __HAL_RCC_TIM3_CLK_ENABLE() do { \
  1748. __IO uint32_t tmpreg; \
  1749. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM3EN);\
  1750. /* Delay after an RCC peripheral clock enabling */ \
  1751. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM3EN);\
  1752. UNUSED(tmpreg); \
  1753. } while(0U)
  1754. #define __HAL_RCC_DAC2_CLK_ENABLE() do { \
  1755. __IO uint32_t tmpreg; \
  1756. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_DAC2EN);\
  1757. /* Delay after an RCC peripheral clock enabling */ \
  1758. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_DAC2EN);\
  1759. UNUSED(tmpreg); \
  1760. } while(0U)
  1761. #define __HAL_RCC_TIM3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM3EN))
  1762. #define __HAL_RCC_DAC2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_DAC2EN))
  1763. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  1764. #if defined(STM32F373xC) || defined(STM32F378xx)
  1765. #define __HAL_RCC_TIM3_CLK_ENABLE() do { \
  1766. __IO uint32_t tmpreg; \
  1767. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM3EN);\
  1768. /* Delay after an RCC peripheral clock enabling */ \
  1769. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM3EN);\
  1770. UNUSED(tmpreg); \
  1771. } while(0U)
  1772. #define __HAL_RCC_TIM4_CLK_ENABLE() do { \
  1773. __IO uint32_t tmpreg; \
  1774. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM4EN);\
  1775. /* Delay after an RCC peripheral clock enabling */ \
  1776. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM4EN);\
  1777. UNUSED(tmpreg); \
  1778. } while(0U)
  1779. #define __HAL_RCC_TIM5_CLK_ENABLE() do { \
  1780. __IO uint32_t tmpreg; \
  1781. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM5EN);\
  1782. /* Delay after an RCC peripheral clock enabling */ \
  1783. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM5EN);\
  1784. UNUSED(tmpreg); \
  1785. } while(0U)
  1786. #define __HAL_RCC_TIM12_CLK_ENABLE() do { \
  1787. __IO uint32_t tmpreg; \
  1788. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM12EN);\
  1789. /* Delay after an RCC peripheral clock enabling */ \
  1790. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM12EN);\
  1791. UNUSED(tmpreg); \
  1792. } while(0U)
  1793. #define __HAL_RCC_TIM13_CLK_ENABLE() do { \
  1794. __IO uint32_t tmpreg; \
  1795. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM13EN);\
  1796. /* Delay after an RCC peripheral clock enabling */ \
  1797. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM13EN);\
  1798. UNUSED(tmpreg); \
  1799. } while(0U)
  1800. #define __HAL_RCC_TIM14_CLK_ENABLE() do { \
  1801. __IO uint32_t tmpreg; \
  1802. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM14EN);\
  1803. /* Delay after an RCC peripheral clock enabling */ \
  1804. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM14EN);\
  1805. UNUSED(tmpreg); \
  1806. } while(0U)
  1807. #define __HAL_RCC_TIM18_CLK_ENABLE() do { \
  1808. __IO uint32_t tmpreg; \
  1809. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM18EN);\
  1810. /* Delay after an RCC peripheral clock enabling */ \
  1811. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM18EN);\
  1812. UNUSED(tmpreg); \
  1813. } while(0U)
  1814. #define __HAL_RCC_SPI2_CLK_ENABLE() do { \
  1815. __IO uint32_t tmpreg; \
  1816. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  1817. /* Delay after an RCC peripheral clock enabling */ \
  1818. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI2EN);\
  1819. UNUSED(tmpreg); \
  1820. } while(0U)
  1821. #define __HAL_RCC_SPI3_CLK_ENABLE() do { \
  1822. __IO uint32_t tmpreg; \
  1823. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI3EN);\
  1824. /* Delay after an RCC peripheral clock enabling */ \
  1825. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_SPI3EN);\
  1826. UNUSED(tmpreg); \
  1827. } while(0U)
  1828. #define __HAL_RCC_I2C2_CLK_ENABLE() do { \
  1829. __IO uint32_t tmpreg; \
  1830. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  1831. /* Delay after an RCC peripheral clock enabling */ \
  1832. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C2EN);\
  1833. UNUSED(tmpreg); \
  1834. } while(0U)
  1835. #define __HAL_RCC_DAC2_CLK_ENABLE() do { \
  1836. __IO uint32_t tmpreg; \
  1837. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_DAC2EN);\
  1838. /* Delay after an RCC peripheral clock enabling */ \
  1839. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_DAC2EN);\
  1840. UNUSED(tmpreg); \
  1841. } while(0U)
  1842. #define __HAL_RCC_CEC_CLK_ENABLE() do { \
  1843. __IO uint32_t tmpreg; \
  1844. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_CECEN);\
  1845. /* Delay after an RCC peripheral clock enabling */ \
  1846. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_CECEN);\
  1847. UNUSED(tmpreg); \
  1848. } while(0U)
  1849. #define __HAL_RCC_TIM3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM3EN))
  1850. #define __HAL_RCC_TIM4_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM4EN))
  1851. #define __HAL_RCC_TIM5_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM5EN))
  1852. #define __HAL_RCC_TIM12_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM12EN))
  1853. #define __HAL_RCC_TIM13_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM13EN))
  1854. #define __HAL_RCC_TIM14_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM14EN))
  1855. #define __HAL_RCC_TIM18_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM18EN))
  1856. #define __HAL_RCC_SPI2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI2EN))
  1857. #define __HAL_RCC_SPI3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_SPI3EN))
  1858. #define __HAL_RCC_I2C2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C2EN))
  1859. #define __HAL_RCC_DAC2_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_DAC2EN))
  1860. #define __HAL_RCC_CEC_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_CECEN))
  1861. #endif /* STM32F373xC || STM32F378xx */
  1862. #if defined(STM32F303xE) || defined(STM32F398xx) \
  1863. || defined(STM32F303xC) || defined(STM32F358xx) \
  1864. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  1865. || defined(STM32F373xC) || defined(STM32F378xx)
  1866. #define __HAL_RCC_TIM7_CLK_ENABLE() do { \
  1867. __IO uint32_t tmpreg; \
  1868. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM7EN);\
  1869. /* Delay after an RCC peripheral clock enabling */ \
  1870. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_TIM7EN);\
  1871. UNUSED(tmpreg); \
  1872. } while(0U)
  1873. #define __HAL_RCC_TIM7_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_TIM7EN))
  1874. #endif /* STM32F303xE || STM32F398xx || */
  1875. /* STM32F303xC || STM32F358xx || */
  1876. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  1877. /* STM32F373xC || STM32F378xx */
  1878. #if defined(STM32F302xE) || defined(STM32F303xE)\
  1879. || defined(STM32F302xC) || defined(STM32F303xC)\
  1880. || defined(STM32F302x8) \
  1881. || defined(STM32F373xC)
  1882. #define __HAL_RCC_USB_CLK_ENABLE() do { \
  1883. __IO uint32_t tmpreg; \
  1884. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_USBEN);\
  1885. /* Delay after an RCC peripheral clock enabling */ \
  1886. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_USBEN);\
  1887. UNUSED(tmpreg); \
  1888. } while(0U)
  1889. #define __HAL_RCC_USB_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_USBEN))
  1890. #endif /* STM32F302xE || STM32F303xE || */
  1891. /* STM32F302xC || STM32F303xC || */
  1892. /* STM32F302x8 || */
  1893. /* STM32F373xC */
  1894. #if !defined(STM32F301x8)
  1895. #define __HAL_RCC_CAN1_CLK_ENABLE() do { \
  1896. __IO uint32_t tmpreg; \
  1897. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_CANEN);\
  1898. /* Delay after an RCC peripheral clock enabling */ \
  1899. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_CANEN);\
  1900. UNUSED(tmpreg); \
  1901. } while(0U)
  1902. #define __HAL_RCC_CAN1_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_CANEN))
  1903. #endif /* STM32F301x8*/
  1904. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  1905. #define __HAL_RCC_I2C3_CLK_ENABLE() do { \
  1906. __IO uint32_t tmpreg; \
  1907. SET_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C3EN);\
  1908. /* Delay after an RCC peripheral clock enabling */ \
  1909. tmpreg = READ_BIT(RCC->APB1ENR, RCC_APB1ENR_I2C3EN);\
  1910. UNUSED(tmpreg); \
  1911. } while(0U)
  1912. #define __HAL_RCC_I2C3_CLK_DISABLE() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C3EN))
  1913. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  1914. /**
  1915. * @}
  1916. */
  1917. /** @defgroup RCCEx_APB2_Clock_Enable_Disable RCC Extended APB2 Clock Enable Disable
  1918. * @brief Enable or disable the High Speed APB (APB2) peripheral clock.
  1919. * @note After reset, the peripheral clock (used for registers read/write access)
  1920. * is disabled and the application software has to enable this clock before
  1921. * using it.
  1922. * @{
  1923. */
  1924. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  1925. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  1926. #define __HAL_RCC_SPI1_CLK_ENABLE() do { \
  1927. __IO uint32_t tmpreg; \
  1928. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1929. /* Delay after an RCC peripheral clock enabling */ \
  1930. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1931. UNUSED(tmpreg); \
  1932. } while(0U)
  1933. #define __HAL_RCC_SPI1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SPI1EN))
  1934. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  1935. /* STM32F302xC || STM32F303xC || STM32F358xx */
  1936. #if defined(STM32F303xE) || defined(STM32F398xx)\
  1937. || defined(STM32F303xC) || defined(STM32F358xx)
  1938. #define __HAL_RCC_TIM8_CLK_ENABLE() do { \
  1939. __IO uint32_t tmpreg; \
  1940. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM8EN);\
  1941. /* Delay after an RCC peripheral clock enabling */ \
  1942. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM8EN);\
  1943. UNUSED(tmpreg); \
  1944. } while(0U)
  1945. #define __HAL_RCC_TIM8_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM8EN))
  1946. #endif /* STM32F303xE || STM32F398xx || */
  1947. /* STM32F303xC || STM32F358xx */
  1948. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  1949. #define __HAL_RCC_SPI1_CLK_ENABLE() do { \
  1950. __IO uint32_t tmpreg; \
  1951. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1952. /* Delay after an RCC peripheral clock enabling */ \
  1953. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1954. UNUSED(tmpreg); \
  1955. } while(0U)
  1956. #define __HAL_RCC_SPI1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SPI1EN))
  1957. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  1958. #if defined(STM32F334x8)
  1959. #define __HAL_RCC_HRTIM1_CLK_ENABLE() do { \
  1960. __IO uint32_t tmpreg; \
  1961. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_HRTIM1EN);\
  1962. /* Delay after an RCC peripheral clock enabling */ \
  1963. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_HRTIM1EN);\
  1964. UNUSED(tmpreg); \
  1965. } while(0U)
  1966. #define __HAL_RCC_HRTIM1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_HRTIM1EN))
  1967. #endif /* STM32F334x8 */
  1968. #if defined(STM32F373xC) || defined(STM32F378xx)
  1969. #define __HAL_RCC_ADC1_CLK_ENABLE() do { \
  1970. __IO uint32_t tmpreg; \
  1971. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_ADC1EN);\
  1972. /* Delay after an RCC peripheral clock enabling */ \
  1973. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_ADC1EN);\
  1974. UNUSED(tmpreg); \
  1975. } while(0U)
  1976. #define __HAL_RCC_SPI1_CLK_ENABLE() do { \
  1977. __IO uint32_t tmpreg; \
  1978. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1979. /* Delay after an RCC peripheral clock enabling */ \
  1980. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1981. UNUSED(tmpreg); \
  1982. } while(0U)
  1983. #define __HAL_RCC_TIM19_CLK_ENABLE() do { \
  1984. __IO uint32_t tmpreg; \
  1985. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM19EN);\
  1986. /* Delay after an RCC peripheral clock enabling */ \
  1987. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM19EN);\
  1988. UNUSED(tmpreg); \
  1989. } while(0U)
  1990. #define __HAL_RCC_SDADC1_CLK_ENABLE() do { \
  1991. __IO uint32_t tmpreg; \
  1992. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SDADC1EN);\
  1993. /* Delay after an RCC peripheral clock enabling */ \
  1994. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SDADC1EN);\
  1995. UNUSED(tmpreg); \
  1996. } while(0U)
  1997. #define __HAL_RCC_SDADC2_CLK_ENABLE() do { \
  1998. __IO uint32_t tmpreg; \
  1999. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SDADC2EN);\
  2000. /* Delay after an RCC peripheral clock enabling */ \
  2001. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SDADC2EN);\
  2002. UNUSED(tmpreg); \
  2003. } while(0U)
  2004. #define __HAL_RCC_SDADC3_CLK_ENABLE() do { \
  2005. __IO uint32_t tmpreg; \
  2006. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SDADC3EN);\
  2007. /* Delay after an RCC peripheral clock enabling */ \
  2008. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SDADC3EN);\
  2009. UNUSED(tmpreg); \
  2010. } while(0U)
  2011. #define __HAL_RCC_ADC1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_ADC1EN))
  2012. #define __HAL_RCC_SPI1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SPI1EN))
  2013. #define __HAL_RCC_TIM19_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM19EN))
  2014. #define __HAL_RCC_SDADC1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SDADC1EN))
  2015. #define __HAL_RCC_SDADC2_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SDADC2EN))
  2016. #define __HAL_RCC_SDADC3_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SDADC3EN))
  2017. #endif /* STM32F373xC || STM32F378xx */
  2018. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2019. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  2020. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  2021. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2022. #define __HAL_RCC_TIM1_CLK_ENABLE() do { \
  2023. __IO uint32_t tmpreg; \
  2024. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\
  2025. /* Delay after an RCC peripheral clock enabling */ \
  2026. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\
  2027. UNUSED(tmpreg); \
  2028. } while(0U)
  2029. #define __HAL_RCC_TIM1_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM1EN))
  2030. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2031. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  2032. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  2033. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2034. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  2035. #define __HAL_RCC_SPI4_CLK_ENABLE() do { \
  2036. __IO uint32_t tmpreg; \
  2037. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI4EN);\
  2038. /* Delay after an RCC peripheral clock enabling */ \
  2039. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI4EN);\
  2040. UNUSED(tmpreg); \
  2041. } while(0U)
  2042. #define __HAL_RCC_SPI4_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_SPI4EN))
  2043. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  2044. #if defined(STM32F303xE) || defined(STM32F398xx)
  2045. #define __HAL_RCC_TIM20_CLK_ENABLE() do { \
  2046. __IO uint32_t tmpreg; \
  2047. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM20EN);\
  2048. /* Delay after an RCC peripheral clock enabling */ \
  2049. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM20EN);\
  2050. UNUSED(tmpreg); \
  2051. } while(0U)
  2052. #define __HAL_RCC_TIM20_CLK_DISABLE() (RCC->APB2ENR &= ~(RCC_APB2ENR_TIM20EN))
  2053. #endif /* STM32F303xE || STM32F398xx */
  2054. /**
  2055. * @}
  2056. */
  2057. /** @defgroup RCCEx_AHB_Peripheral_Clock_Enable_Disable_Status RCC Extended AHB Peripheral Clock Enable Disable Status
  2058. * @brief Get the enable or disable status of the AHB peripheral clock.
  2059. * @note After reset, the peripheral clock (used for registers read/write access)
  2060. * is disabled and the application software has to enable this clock before
  2061. * using it.
  2062. * @{
  2063. */
  2064. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2065. #define __HAL_RCC_ADC1_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC1EN)) != RESET)
  2066. #define __HAL_RCC_ADC1_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC1EN)) == RESET)
  2067. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2068. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2069. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  2070. #define __HAL_RCC_DMA2_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_DMA2EN)) != RESET)
  2071. #define __HAL_RCC_GPIOE_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOEEN)) != RESET)
  2072. #define __HAL_RCC_ADC12_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC12EN)) != RESET)
  2073. #define __HAL_RCC_DMA2_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_DMA2EN)) == RESET)
  2074. #define __HAL_RCC_GPIOE_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOEEN)) == RESET)
  2075. #define __HAL_RCC_ADC12_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC12EN)) == RESET)
  2076. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2077. /* STM32F302xC || STM32F303xC || STM32F358xx */
  2078. #if defined(STM32F303xE) || defined(STM32F398xx)\
  2079. || defined(STM32F303xC) || defined(STM32F358xx)
  2080. #define __HAL_RCC_ADC34_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC34EN)) != RESET)
  2081. #define __HAL_RCC_ADC34_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC34EN)) == RESET)
  2082. #endif /* STM32F303xE || STM32F398xx || */
  2083. /* STM32F303xC || STM32F358xx */
  2084. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  2085. #define __HAL_RCC_ADC12_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC12EN)) != RESET)
  2086. #define __HAL_RCC_ADC12_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_ADC12EN)) == RESET)
  2087. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  2088. #if defined(STM32F373xC) || defined(STM32F378xx)
  2089. #define __HAL_RCC_DMA2_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_DMA2EN)) != RESET)
  2090. #define __HAL_RCC_GPIOE_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOEEN)) != RESET)
  2091. #define __HAL_RCC_DMA2_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_DMA2EN)) == RESET)
  2092. #define __HAL_RCC_GPIOE_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOEEN)) == RESET)
  2093. #endif /* STM32F373xC || STM32F378xx */
  2094. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  2095. #define __HAL_RCC_FMC_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_FMCEN)) != RESET)
  2096. #define __HAL_RCC_GPIOG_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOGEN)) != RESET)
  2097. #define __HAL_RCC_GPIOH_IS_CLK_ENABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOHEN)) != RESET)
  2098. #define __HAL_RCC_FMC_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_FMCEN)) == RESET)
  2099. #define __HAL_RCC_GPIOG_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOGEN)) == RESET)
  2100. #define __HAL_RCC_GPIOH_IS_CLK_DISABLED() ((RCC->AHBENR & (RCC_AHBENR_GPIOHEN)) == RESET)
  2101. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  2102. /**
  2103. * @}
  2104. */
  2105. /** @defgroup RCCEx_APB1_Clock_Enable_Disable_Status RCC Extended APB1 Peripheral Clock Enable Disable Status
  2106. * @brief Get the enable or disable status of the APB1 peripheral clock.
  2107. * @note After reset, the peripheral clock (used for registers read/write access)
  2108. * is disabled and the application software has to enable this clock before
  2109. * using it.
  2110. * @{
  2111. */
  2112. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2113. #define __HAL_RCC_SPI2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) != RESET)
  2114. #define __HAL_RCC_SPI3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI3EN)) != RESET)
  2115. #define __HAL_RCC_I2C2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) != RESET)
  2116. #define __HAL_RCC_I2C3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C3EN)) != RESET)
  2117. #define __HAL_RCC_SPI2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) == RESET)
  2118. #define __HAL_RCC_SPI3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI3EN)) == RESET)
  2119. #define __HAL_RCC_I2C2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) == RESET)
  2120. #define __HAL_RCC_I2C3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C3EN)) == RESET)
  2121. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2122. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2123. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  2124. #define __HAL_RCC_TIM3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM3EN)) != RESET)
  2125. #define __HAL_RCC_TIM4_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM4EN)) != RESET)
  2126. #define __HAL_RCC_SPI2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) != RESET)
  2127. #define __HAL_RCC_SPI3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI3EN)) != RESET)
  2128. #define __HAL_RCC_UART4_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_UART4EN)) != RESET)
  2129. #define __HAL_RCC_UART5_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_UART5EN)) != RESET)
  2130. #define __HAL_RCC_I2C2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) != RESET)
  2131. #define __HAL_RCC_TIM3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM3EN)) == RESET)
  2132. #define __HAL_RCC_TIM4_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM4EN)) == RESET)
  2133. #define __HAL_RCC_SPI2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) == RESET)
  2134. #define __HAL_RCC_SPI3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI3EN)) == RESET)
  2135. #define __HAL_RCC_UART4_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_UART4EN)) == RESET)
  2136. #define __HAL_RCC_UART5_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_UART5EN)) == RESET)
  2137. #define __HAL_RCC_I2C2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) == RESET)
  2138. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2139. /* STM32F302xC || STM32F303xC || STM32F358xx */
  2140. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  2141. #define __HAL_RCC_TIM3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM3EN)) != RESET)
  2142. #define __HAL_RCC_DAC2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_DAC2EN)) != RESET)
  2143. #define __HAL_RCC_TIM3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM3EN)) == RESET)
  2144. #define __HAL_RCC_DAC2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_DAC2EN)) == RESET)
  2145. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  2146. #if defined(STM32F373xC) || defined(STM32F378xx)
  2147. #define __HAL_RCC_TIM3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM3EN)) != RESET)
  2148. #define __HAL_RCC_TIM4_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM4EN)) != RESET)
  2149. #define __HAL_RCC_TIM5_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM5EN)) != RESET)
  2150. #define __HAL_RCC_TIM12_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM12EN)) != RESET)
  2151. #define __HAL_RCC_TIM13_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM13EN)) != RESET)
  2152. #define __HAL_RCC_TIM14_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM14EN)) != RESET)
  2153. #define __HAL_RCC_TIM18_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM18EN)) != RESET)
  2154. #define __HAL_RCC_SPI2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) != RESET)
  2155. #define __HAL_RCC_SPI3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI3EN)) != RESET)
  2156. #define __HAL_RCC_I2C2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) != RESET)
  2157. #define __HAL_RCC_DAC2_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_DAC2EN)) != RESET)
  2158. #define __HAL_RCC_CEC_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_CECEN)) != RESET)
  2159. #define __HAL_RCC_TIM3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM3EN)) == RESET)
  2160. #define __HAL_RCC_TIM4_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM4EN)) == RESET)
  2161. #define __HAL_RCC_TIM5_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM5EN)) == RESET)
  2162. #define __HAL_RCC_TIM12_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM12EN)) == RESET)
  2163. #define __HAL_RCC_TIM13_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM13EN)) == RESET)
  2164. #define __HAL_RCC_TIM14_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM14EN)) == RESET)
  2165. #define __HAL_RCC_TIM18_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM18EN)) == RESET)
  2166. #define __HAL_RCC_SPI2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI2EN)) == RESET)
  2167. #define __HAL_RCC_SPI3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_SPI3EN)) == RESET)
  2168. #define __HAL_RCC_I2C2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C2EN)) == RESET)
  2169. #define __HAL_RCC_DAC2_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_DAC2EN)) == RESET)
  2170. #define __HAL_RCC_CEC_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_CECEN)) == RESET)
  2171. #endif /* STM32F373xC || STM32F378xx */
  2172. #if defined(STM32F303xE) || defined(STM32F398xx) \
  2173. || defined(STM32F303xC) || defined(STM32F358xx) \
  2174. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  2175. || defined(STM32F373xC) || defined(STM32F378xx)
  2176. #define __HAL_RCC_TIM7_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM7EN)) != RESET)
  2177. #define __HAL_RCC_TIM7_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_TIM7EN)) == RESET)
  2178. #endif /* STM32F303xE || STM32F398xx || */
  2179. /* STM32F303xC || STM32F358xx || */
  2180. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  2181. /* STM32F373xC || STM32F378xx */
  2182. #if defined(STM32F302xE) || defined(STM32F303xE)\
  2183. || defined(STM32F302xC) || defined(STM32F303xC)\
  2184. || defined(STM32F302x8) \
  2185. || defined(STM32F373xC)
  2186. #define __HAL_RCC_USB_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USBEN)) != RESET)
  2187. #define __HAL_RCC_USB_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_USBEN)) == RESET)
  2188. #endif /* STM32F302xE || STM32F303xE || */
  2189. /* STM32F302xC || STM32F303xC || */
  2190. /* STM32F302x8 || */
  2191. /* STM32F373xC */
  2192. #if !defined(STM32F301x8)
  2193. #define __HAL_RCC_CAN1_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_CANEN)) != RESET)
  2194. #define __HAL_RCC_CAN1_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_CANEN)) == RESET)
  2195. #endif /* STM32F301x8*/
  2196. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  2197. #define __HAL_RCC_I2C3_IS_CLK_ENABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C3EN)) != RESET)
  2198. #define __HAL_RCC_I2C3_IS_CLK_DISABLED() ((RCC->APB1ENR & (RCC_APB1ENR_I2C3EN)) == RESET)
  2199. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  2200. /**
  2201. * @}
  2202. */
  2203. /** @defgroup RCCEx_APB2_Clock_Enable_Disable_Status RCC Extended APB2 Peripheral Clock Enable Disable Status
  2204. * @brief Get the enable or disable status of the APB2 peripheral clock.
  2205. * @note After reset, the peripheral clock (used for registers read/write access)
  2206. * is disabled and the application software has to enable this clock before
  2207. * using it.
  2208. * @{
  2209. */
  2210. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2211. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  2212. #define __HAL_RCC_SPI1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) != RESET)
  2213. #define __HAL_RCC_SPI1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) == RESET)
  2214. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2215. /* STM32F302xC || STM32F303xC || STM32F358xx */
  2216. #if defined(STM32F303xE) || defined(STM32F398xx)\
  2217. || defined(STM32F303xC) || defined(STM32F358xx)
  2218. #define __HAL_RCC_TIM8_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM8EN)) != RESET)
  2219. #define __HAL_RCC_TIM8_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM8EN)) == RESET)
  2220. #endif /* STM32F303xE || STM32F398xx || */
  2221. /* STM32F303xC || STM32F358xx */
  2222. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  2223. #define __HAL_RCC_SPI1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) != RESET)
  2224. #define __HAL_RCC_SPI1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) == RESET)
  2225. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  2226. #if defined(STM32F334x8)
  2227. #define __HAL_RCC_HRTIM1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_HRTIM1EN)) != RESET)
  2228. #define __HAL_RCC_HRTIM1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_HRTIM1EN)) == RESET)
  2229. #endif /* STM32F334x8 */
  2230. #if defined(STM32F373xC) || defined(STM32F378xx)
  2231. #define __HAL_RCC_ADC1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_ADC1EN)) != RESET)
  2232. #define __HAL_RCC_SPI1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) != RESET)
  2233. #define __HAL_RCC_TIM19_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM19EN)) != RESET)
  2234. #define __HAL_RCC_SDADC1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SDADC1EN)) != RESET)
  2235. #define __HAL_RCC_SDADC2_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SDADC2EN)) != RESET)
  2236. #define __HAL_RCC_SDADC3_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SDADC3EN)) != RESET)
  2237. #define __HAL_RCC_ADC1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_ADC1EN)) == RESET)
  2238. #define __HAL_RCC_SPI1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI1EN)) == RESET)
  2239. #define __HAL_RCC_TIM19_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM19EN)) == RESET)
  2240. #define __HAL_RCC_SDADC1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SDADC1EN)) == RESET)
  2241. #define __HAL_RCC_SDADC2_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SDADC2EN)) == RESET)
  2242. #define __HAL_RCC_SDADC3_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SDADC3EN)) == RESET)
  2243. #endif /* STM32F373xC || STM32F378xx */
  2244. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2245. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  2246. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  2247. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2248. #define __HAL_RCC_TIM1_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM1EN)) != RESET)
  2249. #define __HAL_RCC_TIM1_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM1EN)) == RESET)
  2250. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2251. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  2252. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  2253. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2254. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  2255. #define __HAL_RCC_SPI4_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI4EN)) != RESET)
  2256. #define __HAL_RCC_SPI4_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_SPI4EN)) == RESET)
  2257. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  2258. #if defined(STM32F303xE) || defined(STM32F398xx)
  2259. #define __HAL_RCC_TIM20_IS_CLK_ENABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM20EN)) != RESET)
  2260. #define __HAL_RCC_TIM20_IS_CLK_DISABLED() ((RCC->APB2ENR & (RCC_APB2ENR_TIM20EN)) == RESET)
  2261. #endif /* STM32F303xE || STM32F398xx */
  2262. /**
  2263. * @}
  2264. */
  2265. /** @defgroup RCCEx_AHB_Force_Release_Reset RCC Extended AHB Force Release Reset
  2266. * @brief Force or release AHB peripheral reset.
  2267. * @{
  2268. */
  2269. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2270. #define __HAL_RCC_ADC1_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_ADC1RST))
  2271. #define __HAL_RCC_ADC1_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_ADC1RST))
  2272. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2273. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2274. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  2275. #define __HAL_RCC_GPIOE_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOERST))
  2276. #define __HAL_RCC_ADC12_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_ADC12RST))
  2277. /* Aliases for STM32 F3 compatibility */
  2278. #define __HAL_RCC_ADC1_FORCE_RESET() __HAL_RCC_ADC12_FORCE_RESET()
  2279. #define __HAL_RCC_ADC2_FORCE_RESET() __HAL_RCC_ADC12_FORCE_RESET()
  2280. #define __HAL_RCC_GPIOE_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOERST))
  2281. #define __HAL_RCC_ADC12_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_ADC12RST))
  2282. /* Aliases for STM32 F3 compatibility */
  2283. #define __HAL_RCC_ADC1_RELEASE_RESET() __HAL_RCC_ADC12_RELEASE_RESET()
  2284. #define __HAL_RCC_ADC2_RELEASE_RESET() __HAL_RCC_ADC12_RELEASE_RESET()
  2285. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2286. /* STM32F302xC || STM32F303xC || STM32F358xx */
  2287. #if defined(STM32F303xE) || defined(STM32F398xx)\
  2288. || defined(STM32F303xC) || defined(STM32F358xx)
  2289. #define __HAL_RCC_ADC34_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_ADC34RST))
  2290. #define __HAL_RCC_ADC34_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_ADC34RST))
  2291. #endif /* STM32F303xE || STM32F398xx || */
  2292. /* STM32F303xC || STM32F358xx */
  2293. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  2294. #define __HAL_RCC_ADC12_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_ADC12RST))
  2295. /* Aliases for STM32 F3 compatibility */
  2296. #define __HAL_RCC_ADC1_FORCE_RESET() __HAL_RCC_ADC12_FORCE_RESET()
  2297. #define __HAL_RCC_ADC2_FORCE_RESET() __HAL_RCC_ADC12_FORCE_RESET()
  2298. #define __HAL_RCC_ADC12_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_ADC12RST))
  2299. /* Aliases for STM32 F3 compatibility */
  2300. #define __HAL_RCC_ADC1_RELEASE_RESET() __HAL_RCC_ADC12_RELEASE_RESET()
  2301. #define __HAL_RCC_ADC2_RELEASE_RESET() __HAL_RCC_ADC12_RELEASE_RESET()
  2302. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  2303. #if defined(STM32F373xC) || defined(STM32F378xx)
  2304. #define __HAL_RCC_GPIOE_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOERST))
  2305. #define __HAL_RCC_GPIOE_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOERST))
  2306. #endif /* STM32F373xC || STM32F378xx */
  2307. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  2308. #define __HAL_RCC_FMC_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_FMCRST))
  2309. #define __HAL_RCC_GPIOG_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOGRST))
  2310. #define __HAL_RCC_GPIOH_FORCE_RESET() (RCC->AHBRSTR |= (RCC_AHBRSTR_GPIOHRST))
  2311. #define __HAL_RCC_FMC_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_FMCRST))
  2312. #define __HAL_RCC_GPIOG_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOGRST))
  2313. #define __HAL_RCC_GPIOH_RELEASE_RESET() (RCC->AHBRSTR &= ~(RCC_AHBRSTR_GPIOHRST))
  2314. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  2315. /**
  2316. * @}
  2317. */
  2318. /** @defgroup RCCEx_APB1_Force_Release_Reset RCC Extended APB1 Force Release Reset
  2319. * @brief Force or release APB1 peripheral reset.
  2320. * @{
  2321. */
  2322. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2323. #define __HAL_RCC_SPI2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI2RST))
  2324. #define __HAL_RCC_SPI3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI3RST))
  2325. #define __HAL_RCC_I2C2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C2RST))
  2326. #define __HAL_RCC_I2C3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C3RST))
  2327. #define __HAL_RCC_SPI2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI2RST))
  2328. #define __HAL_RCC_SPI3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI3RST))
  2329. #define __HAL_RCC_I2C2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C2RST))
  2330. #define __HAL_RCC_I2C3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C3RST))
  2331. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2332. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2333. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  2334. #define __HAL_RCC_TIM3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM3RST))
  2335. #define __HAL_RCC_TIM4_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM4RST))
  2336. #define __HAL_RCC_SPI2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI2RST))
  2337. #define __HAL_RCC_SPI3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI3RST))
  2338. #define __HAL_RCC_UART4_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_UART4RST))
  2339. #define __HAL_RCC_UART5_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_UART5RST))
  2340. #define __HAL_RCC_I2C2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C2RST))
  2341. #define __HAL_RCC_TIM3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM3RST))
  2342. #define __HAL_RCC_TIM4_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM4RST))
  2343. #define __HAL_RCC_SPI2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI2RST))
  2344. #define __HAL_RCC_SPI3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI3RST))
  2345. #define __HAL_RCC_UART4_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_UART4RST))
  2346. #define __HAL_RCC_UART5_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_UART5RST))
  2347. #define __HAL_RCC_I2C2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C2RST))
  2348. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2349. /* STM32F302xC || STM32F303xC || STM32F358xx */
  2350. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  2351. #define __HAL_RCC_TIM3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM3RST))
  2352. #define __HAL_RCC_DAC2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_DAC2RST))
  2353. #define __HAL_RCC_TIM3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM3RST))
  2354. #define __HAL_RCC_DAC2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_DAC2RST))
  2355. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  2356. #if defined(STM32F373xC) || defined(STM32F378xx)
  2357. #define __HAL_RCC_TIM3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM3RST))
  2358. #define __HAL_RCC_TIM4_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM4RST))
  2359. #define __HAL_RCC_TIM5_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM5RST))
  2360. #define __HAL_RCC_TIM12_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM12RST))
  2361. #define __HAL_RCC_TIM13_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM13RST))
  2362. #define __HAL_RCC_TIM14_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM14RST))
  2363. #define __HAL_RCC_TIM18_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM18RST))
  2364. #define __HAL_RCC_SPI2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI2RST))
  2365. #define __HAL_RCC_SPI3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_SPI3RST))
  2366. #define __HAL_RCC_I2C2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C2RST))
  2367. #define __HAL_RCC_DAC2_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_DAC2RST))
  2368. #define __HAL_RCC_CEC_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_CECRST))
  2369. #define __HAL_RCC_TIM3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM3RST))
  2370. #define __HAL_RCC_TIM4_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM4RST))
  2371. #define __HAL_RCC_TIM5_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM5RST))
  2372. #define __HAL_RCC_TIM12_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM12RST))
  2373. #define __HAL_RCC_TIM13_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM13RST))
  2374. #define __HAL_RCC_TIM14_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM14RST))
  2375. #define __HAL_RCC_TIM18_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM18RST))
  2376. #define __HAL_RCC_SPI2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI2RST))
  2377. #define __HAL_RCC_SPI3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_SPI3RST))
  2378. #define __HAL_RCC_I2C2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C2RST))
  2379. #define __HAL_RCC_DAC2_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_DAC2RST))
  2380. #define __HAL_RCC_CEC_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_CECRST))
  2381. #endif /* STM32F373xC || STM32F378xx */
  2382. #if defined(STM32F303xE) || defined(STM32F398xx)\
  2383. || defined(STM32F303xC) || defined(STM32F358xx)\
  2384. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  2385. || defined(STM32F373xC) || defined(STM32F378xx)
  2386. #define __HAL_RCC_TIM7_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_TIM7RST))
  2387. #define __HAL_RCC_TIM7_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_TIM7RST))
  2388. #endif /* STM32F303xE || STM32F398xx || */
  2389. /* STM32F303xC || STM32F358xx || */
  2390. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  2391. /* STM32F373xC || STM32F378xx */
  2392. #if defined(STM32F302xE) || defined(STM32F303xE)\
  2393. || defined(STM32F302xC) || defined(STM32F303xC)\
  2394. || defined(STM32F302x8) \
  2395. || defined(STM32F373xC)
  2396. #define __HAL_RCC_USB_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_USBRST))
  2397. #define __HAL_RCC_USB_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_USBRST))
  2398. #endif /* STM32F302xE || STM32F303xE || */
  2399. /* STM32F302xC || STM32F303xC || */
  2400. /* STM32F302x8 || */
  2401. /* STM32F373xC */
  2402. #if !defined(STM32F301x8)
  2403. #define __HAL_RCC_CAN1_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_CANRST))
  2404. #define __HAL_RCC_CAN1_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_CANRST))
  2405. #endif /* STM32F301x8*/
  2406. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  2407. #define __HAL_RCC_I2C3_FORCE_RESET() (RCC->APB1RSTR |= (RCC_APB1RSTR_I2C3RST))
  2408. #define __HAL_RCC_I2C3_RELEASE_RESET() (RCC->APB1RSTR &= ~(RCC_APB1RSTR_I2C3RST))
  2409. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  2410. /**
  2411. * @}
  2412. */
  2413. /** @defgroup RCCEx_APB2_Force_Release_Reset RCC Extended APB2 Force Release Reset
  2414. * @brief Force or release APB2 peripheral reset.
  2415. * @{
  2416. */
  2417. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2418. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  2419. #define __HAL_RCC_SPI1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SPI1RST))
  2420. #define __HAL_RCC_SPI1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SPI1RST))
  2421. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2422. /* STM32F302xC || STM32F303xC || STM32F358xx */
  2423. #if defined(STM32F303xE) || defined(STM32F398xx)\
  2424. || defined(STM32F303xC) || defined(STM32F358xx)
  2425. #define __HAL_RCC_TIM8_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM8RST))
  2426. #define __HAL_RCC_TIM8_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM8RST))
  2427. #endif /* STM32F303xE || STM32F398xx || */
  2428. /* STM32F303xC || STM32F358xx */
  2429. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  2430. #define __HAL_RCC_SPI1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SPI1RST))
  2431. #define __HAL_RCC_SPI1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SPI1RST))
  2432. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  2433. #if defined(STM32F334x8)
  2434. #define __HAL_RCC_HRTIM1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_HRTIM1RST))
  2435. #define __HAL_RCC_HRTIM1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_HRTIM1RST))
  2436. #endif /* STM32F334x8 */
  2437. #if defined(STM32F373xC) || defined(STM32F378xx)
  2438. #define __HAL_RCC_ADC1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_ADC1RST))
  2439. #define __HAL_RCC_SPI1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SPI1RST))
  2440. #define __HAL_RCC_TIM19_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM19RST))
  2441. #define __HAL_RCC_SDADC1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SDADC1RST))
  2442. #define __HAL_RCC_SDADC2_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SDADC2RST))
  2443. #define __HAL_RCC_SDADC3_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SDADC3RST))
  2444. #define __HAL_RCC_ADC1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_ADC1RST))
  2445. #define __HAL_RCC_SPI1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SPI1RST))
  2446. #define __HAL_RCC_TIM19_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM19RST))
  2447. #define __HAL_RCC_SDADC1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SDADC1RST))
  2448. #define __HAL_RCC_SDADC2_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SDADC2RST))
  2449. #define __HAL_RCC_SDADC3_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SDADC3RST))
  2450. #endif /* STM32F373xC || STM32F378xx */
  2451. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2452. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  2453. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  2454. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2455. #define __HAL_RCC_TIM1_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM1RST))
  2456. #define __HAL_RCC_TIM1_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM1RST))
  2457. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2458. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  2459. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  2460. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2461. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  2462. #define __HAL_RCC_SPI4_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_SPI4RST))
  2463. #define __HAL_RCC_SPI4_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_SPI4RST))
  2464. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  2465. #if defined(STM32F303xE) || defined(STM32F398xx)
  2466. #define __HAL_RCC_TIM20_FORCE_RESET() (RCC->APB2RSTR |= (RCC_APB2RSTR_TIM20RST))
  2467. #define __HAL_RCC_TIM20_RELEASE_RESET() (RCC->APB2RSTR &= ~(RCC_APB2RSTR_TIM20RST))
  2468. #endif /* STM32F303xE || STM32F398xx */
  2469. /**
  2470. * @}
  2471. */
  2472. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  2473. /** @defgroup RCCEx_I2Cx_Clock_Config RCC Extended I2Cx Clock Config
  2474. * @{
  2475. */
  2476. /** @brief Macro to configure the I2C2 clock (I2C2CLK).
  2477. * @param __I2C2CLKSource__ specifies the I2C2 clock source.
  2478. * This parameter can be one of the following values:
  2479. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  2480. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  2481. */
  2482. #define __HAL_RCC_I2C2_CONFIG(__I2C2CLKSource__) \
  2483. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C2SW, (uint32_t)(__I2C2CLKSource__))
  2484. /** @brief Macro to get the I2C2 clock source.
  2485. * @retval The clock source can be one of the following values:
  2486. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  2487. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  2488. */
  2489. #define __HAL_RCC_GET_I2C2_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_I2C2SW)))
  2490. /** @brief Macro to configure the I2C3 clock (I2C3CLK).
  2491. * @param __I2C3CLKSource__ specifies the I2C3 clock source.
  2492. * This parameter can be one of the following values:
  2493. * @arg @ref RCC_I2C3CLKSOURCE_HSI HSI selected as I2C3 clock
  2494. * @arg @ref RCC_I2C3CLKSOURCE_SYSCLK System Clock selected as I2C3 clock
  2495. */
  2496. #define __HAL_RCC_I2C3_CONFIG(__I2C3CLKSource__) \
  2497. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C3SW, (uint32_t)(__I2C3CLKSource__))
  2498. /** @brief Macro to get the I2C3 clock source.
  2499. * @retval The clock source can be one of the following values:
  2500. * @arg @ref RCC_I2C3CLKSOURCE_HSI HSI selected as I2C3 clock
  2501. * @arg @ref RCC_I2C3CLKSOURCE_SYSCLK System Clock selected as I2C3 clock
  2502. */
  2503. #define __HAL_RCC_GET_I2C3_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_I2C3SW)))
  2504. /**
  2505. * @}
  2506. */
  2507. /** @defgroup RCCEx_TIMx_Clock_Config RCC Extended TIMx Clock Config
  2508. * @{
  2509. */
  2510. /** @brief Macro to configure the TIM1 clock (TIM1CLK).
  2511. * @param __TIM1CLKSource__ specifies the TIM1 clock source.
  2512. * This parameter can be one of the following values:
  2513. * @arg @ref RCC_TIM1CLK_HCLK HCLK selected as TIM1 clock
  2514. * @arg @ref RCC_TIM1CLK_PLLCLK PLL Clock selected as TIM1 clock
  2515. */
  2516. #define __HAL_RCC_TIM1_CONFIG(__TIM1CLKSource__) \
  2517. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM1SW, (uint32_t)(__TIM1CLKSource__))
  2518. /** @brief Macro to get the TIM1 clock (TIM1CLK).
  2519. * @retval The clock source can be one of the following values:
  2520. * @arg @ref RCC_TIM1CLK_HCLK HCLK selected as TIM1 clock
  2521. * @arg @ref RCC_TIM1CLK_PLLCLK PLL Clock selected as TIM1 clock
  2522. */
  2523. #define __HAL_RCC_GET_TIM1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM1SW)))
  2524. /** @brief Macro to configure the TIM15 clock (TIM15CLK).
  2525. * @param __TIM15CLKSource__ specifies the TIM15 clock source.
  2526. * This parameter can be one of the following values:
  2527. * @arg @ref RCC_TIM15CLK_HCLK HCLK selected as TIM15 clock
  2528. * @arg @ref RCC_TIM15CLK_PLL PLL Clock selected as TIM15 clock
  2529. */
  2530. #define __HAL_RCC_TIM15_CONFIG(__TIM15CLKSource__) \
  2531. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM15SW, (uint32_t)(__TIM15CLKSource__))
  2532. /** @brief Macro to get the TIM15 clock (TIM15CLK).
  2533. * @retval The clock source can be one of the following values:
  2534. * @arg @ref RCC_TIM15CLK_HCLK HCLK selected as TIM15 clock
  2535. * @arg @ref RCC_TIM15CLK_PLL PLL Clock selected as TIM15 clock
  2536. */
  2537. #define __HAL_RCC_GET_TIM15_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM15SW)))
  2538. /** @brief Macro to configure the TIM16 clock (TIM16CLK).
  2539. * @param __TIM16CLKSource__ specifies the TIM16 clock source.
  2540. * This parameter can be one of the following values:
  2541. * @arg @ref RCC_TIM16CLK_HCLK HCLK selected as TIM16 clock
  2542. * @arg @ref RCC_TIM16CLK_PLL PLL Clock selected as TIM16 clock
  2543. */
  2544. #define __HAL_RCC_TIM16_CONFIG(__TIM16CLKSource__) \
  2545. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM16SW, (uint32_t)(__TIM16CLKSource__))
  2546. /** @brief Macro to get the TIM16 clock (TIM16CLK).
  2547. * @retval The clock source can be one of the following values:
  2548. * @arg @ref RCC_TIM16CLK_HCLK HCLK selected as TIM16 clock
  2549. * @arg @ref RCC_TIM16CLK_PLL PLL Clock selected as TIM16 clock
  2550. */
  2551. #define __HAL_RCC_GET_TIM16_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM16SW)))
  2552. /** @brief Macro to configure the TIM17 clock (TIM17CLK).
  2553. * @param __TIM17CLKSource__ specifies the TIM17 clock source.
  2554. * This parameter can be one of the following values:
  2555. * @arg @ref RCC_TIM17CLK_HCLK HCLK selected as TIM17 clock
  2556. * @arg @ref RCC_TIM17CLK_PLL PLL Clock selected as TIM17 clock
  2557. */
  2558. #define __HAL_RCC_TIM17_CONFIG(__TIM17CLKSource__) \
  2559. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM17SW, (uint32_t)(__TIM17CLKSource__))
  2560. /** @brief Macro to get the TIM17 clock (TIM17CLK).
  2561. * @retval The clock source can be one of the following values:
  2562. * @arg @ref RCC_TIM17CLK_HCLK HCLK selected as TIM17 clock
  2563. * @arg @ref RCC_TIM17CLK_PLL PLL Clock selected as TIM17 clock
  2564. */
  2565. #define __HAL_RCC_GET_TIM17_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM17SW)))
  2566. /**
  2567. * @}
  2568. */
  2569. /** @defgroup RCCEx_I2Sx_Clock_Config RCC Extended I2Sx Clock Config
  2570. * @{
  2571. */
  2572. /** @brief Macro to configure the I2S clock source (I2SCLK).
  2573. * @note This function must be called before enabling the I2S APB clock.
  2574. * @param __I2SCLKSource__ specifies the I2S clock source.
  2575. * This parameter can be one of the following values:
  2576. * @arg @ref RCC_I2SCLKSOURCE_SYSCLK SYSCLK clock used as I2S clock source
  2577. * @arg @ref RCC_I2SCLKSOURCE_EXT External clock mapped on the I2S_CKIN pin
  2578. * used as I2S clock source
  2579. */
  2580. #define __HAL_RCC_I2S_CONFIG(__I2SCLKSource__) \
  2581. MODIFY_REG(RCC->CFGR, RCC_CFGR_I2SSRC, (uint32_t)(__I2SCLKSource__))
  2582. /** @brief Macro to get the I2S clock source (I2SCLK).
  2583. * @retval The clock source can be one of the following values:
  2584. * @arg @ref RCC_I2SCLKSOURCE_SYSCLK SYSCLK clock used as I2S clock source
  2585. * @arg @ref RCC_I2SCLKSOURCE_EXT External clock mapped on the I2S_CKIN pin
  2586. * used as I2S clock source
  2587. */
  2588. #define __HAL_RCC_GET_I2S_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_I2SSRC)))
  2589. /**
  2590. * @}
  2591. */
  2592. /** @defgroup RCCEx_ADCx_Clock_Config RCC Extended ADCx Clock Config
  2593. * @{
  2594. */
  2595. /** @brief Macro to configure the ADC1 clock (ADC1CLK).
  2596. * @param __ADC1CLKSource__ specifies the ADC1 clock source.
  2597. * This parameter can be one of the following values:
  2598. * @arg @ref RCC_ADC1PLLCLK_OFF ADC1 PLL clock disabled, ADC1 can use AHB clock
  2599. * @arg @ref RCC_ADC1PLLCLK_DIV1 PLL clock divided by 1 selected as ADC1 clock
  2600. * @arg @ref RCC_ADC1PLLCLK_DIV2 PLL clock divided by 2 selected as ADC1 clock
  2601. * @arg @ref RCC_ADC1PLLCLK_DIV4 PLL clock divided by 4 selected as ADC1 clock
  2602. * @arg @ref RCC_ADC1PLLCLK_DIV6 PLL clock divided by 6 selected as ADC1 clock
  2603. * @arg @ref RCC_ADC1PLLCLK_DIV8 PLL clock divided by 8 selected as ADC1 clock
  2604. * @arg @ref RCC_ADC1PLLCLK_DIV10 PLL clock divided by 10 selected as ADC1 clock
  2605. * @arg @ref RCC_ADC1PLLCLK_DIV12 PLL clock divided by 12 selected as ADC1 clock
  2606. * @arg @ref RCC_ADC1PLLCLK_DIV16 PLL clock divided by 16 selected as ADC1 clock
  2607. * @arg @ref RCC_ADC1PLLCLK_DIV32 PLL clock divided by 32 selected as ADC1 clock
  2608. * @arg @ref RCC_ADC1PLLCLK_DIV64 PLL clock divided by 64 selected as ADC1 clock
  2609. * @arg @ref RCC_ADC1PLLCLK_DIV128 PLL clock divided by 128 selected as ADC1 clock
  2610. * @arg @ref RCC_ADC1PLLCLK_DIV256 PLL clock divided by 256 selected as ADC1 clock
  2611. */
  2612. #define __HAL_RCC_ADC1_CONFIG(__ADC1CLKSource__) \
  2613. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_ADC1PRES, (uint32_t)(__ADC1CLKSource__))
  2614. /** @brief Macro to get the ADC1 clock
  2615. * @retval The clock source can be one of the following values:
  2616. * @arg @ref RCC_ADC1PLLCLK_OFF ADC1 PLL clock disabled, ADC1 can use AHB clock
  2617. * @arg @ref RCC_ADC1PLLCLK_DIV1 PLL clock divided by 1 selected as ADC1 clock
  2618. * @arg @ref RCC_ADC1PLLCLK_DIV2 PLL clock divided by 2 selected as ADC1 clock
  2619. * @arg @ref RCC_ADC1PLLCLK_DIV4 PLL clock divided by 4 selected as ADC1 clock
  2620. * @arg @ref RCC_ADC1PLLCLK_DIV6 PLL clock divided by 6 selected as ADC1 clock
  2621. * @arg @ref RCC_ADC1PLLCLK_DIV8 PLL clock divided by 8 selected as ADC1 clock
  2622. * @arg @ref RCC_ADC1PLLCLK_DIV10 PLL clock divided by 10 selected as ADC1 clock
  2623. * @arg @ref RCC_ADC1PLLCLK_DIV12 PLL clock divided by 12 selected as ADC1 clock
  2624. * @arg @ref RCC_ADC1PLLCLK_DIV16 PLL clock divided by 16 selected as ADC1 clock
  2625. * @arg @ref RCC_ADC1PLLCLK_DIV32 PLL clock divided by 32 selected as ADC1 clock
  2626. * @arg @ref RCC_ADC1PLLCLK_DIV64 PLL clock divided by 64 selected as ADC1 clock
  2627. * @arg @ref RCC_ADC1PLLCLK_DIV128 PLL clock divided by 128 selected as ADC1 clock
  2628. * @arg @ref RCC_ADC1PLLCLK_DIV256 PLL clock divided by 256 selected as ADC1 clock
  2629. */
  2630. #define __HAL_RCC_GET_ADC1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR2, RCC_CFGR2_ADC1PRES)))
  2631. /**
  2632. * @}
  2633. */
  2634. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  2635. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  2636. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  2637. /** @defgroup RCCEx_I2Cx_Clock_Config RCC Extended I2Cx Clock Config
  2638. * @{
  2639. */
  2640. /** @brief Macro to configure the I2C2 clock (I2C2CLK).
  2641. * @param __I2C2CLKSource__ specifies the I2C2 clock source.
  2642. * This parameter can be one of the following values:
  2643. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  2644. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  2645. */
  2646. #define __HAL_RCC_I2C2_CONFIG(__I2C2CLKSource__) \
  2647. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C2SW, (uint32_t)(__I2C2CLKSource__))
  2648. /** @brief Macro to get the I2C2 clock source.
  2649. * @retval The clock source can be one of the following values:
  2650. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  2651. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  2652. */
  2653. #define __HAL_RCC_GET_I2C2_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_I2C2SW)))
  2654. /**
  2655. * @}
  2656. */
  2657. /** @defgroup RCCEx_ADCx_Clock_Config RCC Extended ADCx Clock Config
  2658. * @{
  2659. */
  2660. /** @brief Macro to configure the ADC1 & ADC2 clock (ADC12CLK).
  2661. * @param __ADC12CLKSource__ specifies the ADC1 & ADC2 clock source.
  2662. * This parameter can be one of the following values:
  2663. * @arg @ref RCC_ADC12PLLCLK_OFF ADC1 & ADC2 PLL clock disabled, ADC1 & ADC2 can use AHB clock
  2664. * @arg @ref RCC_ADC12PLLCLK_DIV1 PLL clock divided by 1 selected as ADC1 & ADC2 clock
  2665. * @arg @ref RCC_ADC12PLLCLK_DIV2 PLL clock divided by 2 selected as ADC1 & ADC2 clock
  2666. * @arg @ref RCC_ADC12PLLCLK_DIV4 PLL clock divided by 4 selected as ADC1 & ADC2 clock
  2667. * @arg @ref RCC_ADC12PLLCLK_DIV6 PLL clock divided by 6 selected as ADC1 & ADC2 clock
  2668. * @arg @ref RCC_ADC12PLLCLK_DIV8 PLL clock divided by 8 selected as ADC1 & ADC2 clock
  2669. * @arg @ref RCC_ADC12PLLCLK_DIV10 PLL clock divided by 10 selected as ADC1 & ADC2 clock
  2670. * @arg @ref RCC_ADC12PLLCLK_DIV12 PLL clock divided by 12 selected as ADC1 & ADC2 clock
  2671. * @arg @ref RCC_ADC12PLLCLK_DIV16 PLL clock divided by 16 selected as ADC1 & ADC2 clock
  2672. * @arg @ref RCC_ADC12PLLCLK_DIV32 PLL clock divided by 32 selected as ADC1 & ADC2 clock
  2673. * @arg @ref RCC_ADC12PLLCLK_DIV64 PLL clock divided by 64 selected as ADC1 & ADC2 clock
  2674. * @arg @ref RCC_ADC12PLLCLK_DIV128 PLL clock divided by 128 selected as ADC1 & ADC2 clock
  2675. * @arg @ref RCC_ADC12PLLCLK_DIV256 PLL clock divided by 256 selected as ADC1 & ADC2 clock
  2676. */
  2677. #define __HAL_RCC_ADC12_CONFIG(__ADC12CLKSource__) \
  2678. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_ADCPRE12, (uint32_t)(__ADC12CLKSource__))
  2679. /** @brief Macro to get the ADC1 & ADC2 clock
  2680. * @retval The clock source can be one of the following values:
  2681. * @arg @ref RCC_ADC12PLLCLK_OFF ADC1 & ADC2 PLL clock disabled, ADC1 & ADC2 can use AHB clock
  2682. * @arg @ref RCC_ADC12PLLCLK_DIV1 PLL clock divided by 1 selected as ADC1 & ADC2 clock
  2683. * @arg @ref RCC_ADC12PLLCLK_DIV2 PLL clock divided by 2 selected as ADC1 & ADC2 clock
  2684. * @arg @ref RCC_ADC12PLLCLK_DIV4 PLL clock divided by 4 selected as ADC1 & ADC2 clock
  2685. * @arg @ref RCC_ADC12PLLCLK_DIV6 PLL clock divided by 6 selected as ADC1 & ADC2 clock
  2686. * @arg @ref RCC_ADC12PLLCLK_DIV8 PLL clock divided by 8 selected as ADC1 & ADC2 clock
  2687. * @arg @ref RCC_ADC12PLLCLK_DIV10 PLL clock divided by 10 selected as ADC1 & ADC2 clock
  2688. * @arg @ref RCC_ADC12PLLCLK_DIV12 PLL clock divided by 12 selected as ADC1 & ADC2 clock
  2689. * @arg @ref RCC_ADC12PLLCLK_DIV16 PLL clock divided by 16 selected as ADC1 & ADC2 clock
  2690. * @arg @ref RCC_ADC12PLLCLK_DIV32 PLL clock divided by 32 selected as ADC1 & ADC2 clock
  2691. * @arg @ref RCC_ADC12PLLCLK_DIV64 PLL clock divided by 64 selected as ADC1 & ADC2 clock
  2692. * @arg @ref RCC_ADC12PLLCLK_DIV128 PLL clock divided by 128 selected as ADC1 & ADC2 clock
  2693. * @arg @ref RCC_ADC12PLLCLK_DIV256 PLL clock divided by 256 selected as ADC1 & ADC2 clock
  2694. */
  2695. #define __HAL_RCC_GET_ADC12_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR2, RCC_CFGR2_ADCPRE12)))
  2696. /**
  2697. * @}
  2698. */
  2699. /** @defgroup RCCEx_TIMx_Clock_Config RCC Extended TIMx Clock Config
  2700. * @{
  2701. */
  2702. /** @brief Macro to configure the TIM1 clock (TIM1CLK).
  2703. * @param __TIM1CLKSource__ specifies the TIM1 clock source.
  2704. * This parameter can be one of the following values:
  2705. * @arg @ref RCC_TIM1CLK_HCLK HCLK selected as TIM1 clock
  2706. * @arg @ref RCC_TIM1CLK_PLLCLK PLL Clock selected as TIM1 clock
  2707. */
  2708. #define __HAL_RCC_TIM1_CONFIG(__TIM1CLKSource__) \
  2709. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM1SW, (uint32_t)(__TIM1CLKSource__))
  2710. /** @brief Macro to get the TIM1 clock (TIM1CLK).
  2711. * @retval The clock source can be one of the following values:
  2712. * @arg @ref RCC_TIM1CLK_HCLK HCLK selected as TIM1 clock
  2713. * @arg @ref RCC_TIM1CLK_PLLCLK PLL Clock selected as TIM1 clock
  2714. */
  2715. #define __HAL_RCC_GET_TIM1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM1SW)))
  2716. /**
  2717. * @}
  2718. */
  2719. /** @defgroup RCCEx_I2Sx_Clock_Config RCC Extended I2Sx Clock Config
  2720. * @{
  2721. */
  2722. /** @brief Macro to configure the I2S clock source (I2SCLK).
  2723. * @note This function must be called before enabling the I2S APB clock.
  2724. * @param __I2SCLKSource__ specifies the I2S clock source.
  2725. * This parameter can be one of the following values:
  2726. * @arg @ref RCC_I2SCLKSOURCE_SYSCLK SYSCLK clock used as I2S clock source
  2727. * @arg @ref RCC_I2SCLKSOURCE_EXT External clock mapped on the I2S_CKIN pin
  2728. * used as I2S clock source
  2729. */
  2730. #define __HAL_RCC_I2S_CONFIG(__I2SCLKSource__) \
  2731. MODIFY_REG(RCC->CFGR, RCC_CFGR_I2SSRC, (uint32_t)(__I2SCLKSource__))
  2732. /** @brief Macro to get the I2S clock source (I2SCLK).
  2733. * @retval The clock source can be one of the following values:
  2734. * @arg @ref RCC_I2SCLKSOURCE_SYSCLK SYSCLK clock used as I2S clock source
  2735. * @arg @ref RCC_I2SCLKSOURCE_EXT External clock mapped on the I2S_CKIN pin
  2736. * used as I2S clock source
  2737. */
  2738. #define __HAL_RCC_GET_I2S_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_I2SSRC)))
  2739. /**
  2740. * @}
  2741. */
  2742. /** @defgroup RCCEx_UARTx_Clock_Config RCC Extended UARTx Clock Config
  2743. * @{
  2744. */
  2745. /** @brief Macro to configure the UART4 clock (UART4CLK).
  2746. * @param __UART4CLKSource__ specifies the UART4 clock source.
  2747. * This parameter can be one of the following values:
  2748. * @arg @ref RCC_UART4CLKSOURCE_PCLK1 PCLK1 selected as UART4 clock
  2749. * @arg @ref RCC_UART4CLKSOURCE_HSI HSI selected as UART4 clock
  2750. * @arg @ref RCC_UART4CLKSOURCE_SYSCLK System Clock selected as UART4 clock
  2751. * @arg @ref RCC_UART4CLKSOURCE_LSE LSE selected as UART4 clock
  2752. */
  2753. #define __HAL_RCC_UART4_CONFIG(__UART4CLKSource__) \
  2754. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_UART4SW, (uint32_t)(__UART4CLKSource__))
  2755. /** @brief Macro to get the UART4 clock source.
  2756. * @retval The clock source can be one of the following values:
  2757. * @arg @ref RCC_UART4CLKSOURCE_PCLK1 PCLK1 selected as UART4 clock
  2758. * @arg @ref RCC_UART4CLKSOURCE_HSI HSI selected as UART4 clock
  2759. * @arg @ref RCC_UART4CLKSOURCE_SYSCLK System Clock selected as UART4 clock
  2760. * @arg @ref RCC_UART4CLKSOURCE_LSE LSE selected as UART4 clock
  2761. */
  2762. #define __HAL_RCC_GET_UART4_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_UART4SW)))
  2763. /** @brief Macro to configure the UART5 clock (UART5CLK).
  2764. * @param __UART5CLKSource__ specifies the UART5 clock source.
  2765. * This parameter can be one of the following values:
  2766. * @arg @ref RCC_UART5CLKSOURCE_PCLK1 PCLK1 selected as UART5 clock
  2767. * @arg @ref RCC_UART5CLKSOURCE_HSI HSI selected as UART5 clock
  2768. * @arg @ref RCC_UART5CLKSOURCE_SYSCLK System Clock selected as UART5 clock
  2769. * @arg @ref RCC_UART5CLKSOURCE_LSE LSE selected as UART5 clock
  2770. */
  2771. #define __HAL_RCC_UART5_CONFIG(__UART5CLKSource__) \
  2772. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_UART5SW, (uint32_t)(__UART5CLKSource__))
  2773. /** @brief Macro to get the UART5 clock source.
  2774. * @retval The clock source can be one of the following values:
  2775. * @arg @ref RCC_UART5CLKSOURCE_PCLK1 PCLK1 selected as UART5 clock
  2776. * @arg @ref RCC_UART5CLKSOURCE_HSI HSI selected as UART5 clock
  2777. * @arg @ref RCC_UART5CLKSOURCE_SYSCLK System Clock selected as UART5 clock
  2778. * @arg @ref RCC_UART5CLKSOURCE_LSE LSE selected as UART5 clock
  2779. */
  2780. #define __HAL_RCC_GET_UART5_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_UART5SW)))
  2781. /**
  2782. * @}
  2783. */
  2784. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  2785. /* STM32F302xC || STM32F303xC || STM32F358xx */
  2786. #if defined(STM32F303xE) || defined(STM32F398xx)\
  2787. || defined(STM32F303xC) || defined(STM32F358xx)
  2788. /** @defgroup RCCEx_ADCx_Clock_Config RCC Extended ADCx Clock Config
  2789. * @{
  2790. */
  2791. /** @brief Macro to configure the ADC3 & ADC4 clock (ADC34CLK).
  2792. * @param __ADC34CLKSource__ specifies the ADC3 & ADC4 clock source.
  2793. * This parameter can be one of the following values:
  2794. * @arg @ref RCC_ADC34PLLCLK_OFF ADC3 & ADC4 PLL clock disabled, ADC3 & ADC4 can use AHB clock
  2795. * @arg @ref RCC_ADC34PLLCLK_DIV1 PLL clock divided by 1 selected as ADC3 & ADC4 clock
  2796. * @arg @ref RCC_ADC34PLLCLK_DIV2 PLL clock divided by 2 selected as ADC3 & ADC4 clock
  2797. * @arg @ref RCC_ADC34PLLCLK_DIV4 PLL clock divided by 4 selected as ADC3 & ADC4 clock
  2798. * @arg @ref RCC_ADC34PLLCLK_DIV6 PLL clock divided by 6 selected as ADC3 & ADC4 clock
  2799. * @arg @ref RCC_ADC34PLLCLK_DIV8 PLL clock divided by 8 selected as ADC3 & ADC4 clock
  2800. * @arg @ref RCC_ADC34PLLCLK_DIV10 PLL clock divided by 10 selected as ADC3 & ADC4 clock
  2801. * @arg @ref RCC_ADC34PLLCLK_DIV12 PLL clock divided by 12 selected as ADC3 & ADC4 clock
  2802. * @arg @ref RCC_ADC34PLLCLK_DIV16 PLL clock divided by 16 selected as ADC3 & ADC4 clock
  2803. * @arg @ref RCC_ADC34PLLCLK_DIV32 PLL clock divided by 32 selected as ADC3 & ADC4 clock
  2804. * @arg @ref RCC_ADC34PLLCLK_DIV64 PLL clock divided by 64 selected as ADC3 & ADC4 clock
  2805. * @arg @ref RCC_ADC34PLLCLK_DIV128 PLL clock divided by 128 selected as ADC3 & ADC4 clock
  2806. * @arg @ref RCC_ADC34PLLCLK_DIV256 PLL clock divided by 256 selected as ADC3 & ADC4 clock
  2807. */
  2808. #define __HAL_RCC_ADC34_CONFIG(__ADC34CLKSource__) \
  2809. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_ADCPRE34, (uint32_t)(__ADC34CLKSource__))
  2810. /** @brief Macro to get the ADC3 & ADC4 clock
  2811. * @retval The clock source can be one of the following values:
  2812. * @arg @ref RCC_ADC34PLLCLK_OFF ADC3 & ADC4 PLL clock disabled, ADC3 & ADC4 can use AHB clock
  2813. * @arg @ref RCC_ADC34PLLCLK_DIV1 PLL clock divided by 1 selected as ADC3 & ADC4 clock
  2814. * @arg @ref RCC_ADC34PLLCLK_DIV2 PLL clock divided by 2 selected as ADC3 & ADC4 clock
  2815. * @arg @ref RCC_ADC34PLLCLK_DIV4 PLL clock divided by 4 selected as ADC3 & ADC4 clock
  2816. * @arg @ref RCC_ADC34PLLCLK_DIV6 PLL clock divided by 6 selected as ADC3 & ADC4 clock
  2817. * @arg @ref RCC_ADC34PLLCLK_DIV8 PLL clock divided by 8 selected as ADC3 & ADC4 clock
  2818. * @arg @ref RCC_ADC34PLLCLK_DIV10 PLL clock divided by 10 selected as ADC3 & ADC4 clock
  2819. * @arg @ref RCC_ADC34PLLCLK_DIV12 PLL clock divided by 12 selected as ADC3 & ADC4 clock
  2820. * @arg @ref RCC_ADC34PLLCLK_DIV16 PLL clock divided by 16 selected as ADC3 & ADC4 clock
  2821. * @arg @ref RCC_ADC34PLLCLK_DIV32 PLL clock divided by 32 selected as ADC3 & ADC4 clock
  2822. * @arg @ref RCC_ADC34PLLCLK_DIV64 PLL clock divided by 64 selected as ADC3 & ADC4 clock
  2823. * @arg @ref RCC_ADC34PLLCLK_DIV128 PLL clock divided by 128 selected as ADC3 & ADC4 clock
  2824. * @arg @ref RCC_ADC34PLLCLK_DIV256 PLL clock divided by 256 selected as ADC3 & ADC4 clock
  2825. */
  2826. #define __HAL_RCC_GET_ADC34_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR2, RCC_CFGR2_ADCPRE34)))
  2827. /**
  2828. * @}
  2829. */
  2830. /** @defgroup RCCEx_TIMx_Clock_Config RCC Extended TIMx Clock Config
  2831. * @{
  2832. */
  2833. /** @brief Macro to configure the TIM8 clock (TIM8CLK).
  2834. * @param __TIM8CLKSource__ specifies the TIM8 clock source.
  2835. * This parameter can be one of the following values:
  2836. * @arg @ref RCC_TIM8CLK_HCLK HCLK selected as TIM8 clock
  2837. * @arg @ref RCC_TIM8CLK_PLLCLK PLL Clock selected as TIM8 clock
  2838. */
  2839. #define __HAL_RCC_TIM8_CONFIG(__TIM8CLKSource__) \
  2840. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM8SW, (uint32_t)(__TIM8CLKSource__))
  2841. /** @brief Macro to get the TIM8 clock (TIM8CLK).
  2842. * @retval The clock source can be one of the following values:
  2843. * @arg @ref RCC_TIM8CLK_HCLK HCLK selected as TIM8 clock
  2844. * @arg @ref RCC_TIM8CLK_PLLCLK PLL Clock selected as TIM8 clock
  2845. */
  2846. #define __HAL_RCC_GET_TIM8_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM8SW)))
  2847. /**
  2848. * @}
  2849. */
  2850. #endif /* STM32F303xE || STM32F398xx || */
  2851. /* STM32F303xC || STM32F358xx */
  2852. #if defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  2853. /** @defgroup RCCEx_ADCx_Clock_Config RCC Extended ADCx Clock Config
  2854. * @{
  2855. */
  2856. /** @brief Macro to configure the ADC1 & ADC2 clock (ADC12CLK).
  2857. * @param __ADC12CLKSource__ specifies the ADC1 & ADC2 clock source.
  2858. * This parameter can be one of the following values:
  2859. * @arg @ref RCC_ADC12PLLCLK_OFF ADC1 & ADC2 PLL clock disabled, ADC1 & ADC2 can use AHB clock
  2860. * @arg @ref RCC_ADC12PLLCLK_DIV1 PLL clock divided by 1 selected as ADC1 & ADC2 clock
  2861. * @arg @ref RCC_ADC12PLLCLK_DIV2 PLL clock divided by 2 selected as ADC1 & ADC2 clock
  2862. * @arg @ref RCC_ADC12PLLCLK_DIV4 PLL clock divided by 4 selected as ADC1 & ADC2 clock
  2863. * @arg @ref RCC_ADC12PLLCLK_DIV6 PLL clock divided by 6 selected as ADC1 & ADC2 clock
  2864. * @arg @ref RCC_ADC12PLLCLK_DIV8 PLL clock divided by 8 selected as ADC1 & ADC2 clock
  2865. * @arg @ref RCC_ADC12PLLCLK_DIV10 PLL clock divided by 10 selected as ADC1 & ADC2 clock
  2866. * @arg @ref RCC_ADC12PLLCLK_DIV12 PLL clock divided by 12 selected as ADC1 & ADC2 clock
  2867. * @arg @ref RCC_ADC12PLLCLK_DIV16 PLL clock divided by 16 selected as ADC1 & ADC2 clock
  2868. * @arg @ref RCC_ADC12PLLCLK_DIV32 PLL clock divided by 32 selected as ADC1 & ADC2 clock
  2869. * @arg @ref RCC_ADC12PLLCLK_DIV64 PLL clock divided by 64 selected as ADC1 & ADC2 clock
  2870. * @arg @ref RCC_ADC12PLLCLK_DIV128 PLL clock divided by 128 selected as ADC1 & ADC2 clock
  2871. * @arg @ref RCC_ADC12PLLCLK_DIV256 PLL clock divided by 256 selected as ADC1 & ADC2 clock
  2872. */
  2873. #define __HAL_RCC_ADC12_CONFIG(__ADC12CLKSource__) \
  2874. MODIFY_REG(RCC->CFGR2, RCC_CFGR2_ADCPRE12, (uint32_t)(__ADC12CLKSource__))
  2875. /** @brief Macro to get the ADC1 & ADC2 clock
  2876. * @retval The clock source can be one of the following values:
  2877. * @arg @ref RCC_ADC12PLLCLK_OFF ADC1 & ADC2 PLL clock disabled, ADC1 & ADC2 can use AHB clock
  2878. * @arg @ref RCC_ADC12PLLCLK_DIV1 PLL clock divided by 1 selected as ADC1 & ADC2 clock
  2879. * @arg @ref RCC_ADC12PLLCLK_DIV2 PLL clock divided by 2 selected as ADC1 & ADC2 clock
  2880. * @arg @ref RCC_ADC12PLLCLK_DIV4 PLL clock divided by 4 selected as ADC1 & ADC2 clock
  2881. * @arg @ref RCC_ADC12PLLCLK_DIV6 PLL clock divided by 6 selected as ADC1 & ADC2 clock
  2882. * @arg @ref RCC_ADC12PLLCLK_DIV8 PLL clock divided by 8 selected as ADC1 & ADC2 clock
  2883. * @arg @ref RCC_ADC12PLLCLK_DIV10 PLL clock divided by 10 selected as ADC1 & ADC2 clock
  2884. * @arg @ref RCC_ADC12PLLCLK_DIV12 PLL clock divided by 12 selected as ADC1 & ADC2 clock
  2885. * @arg @ref RCC_ADC12PLLCLK_DIV16 PLL clock divided by 16 selected as ADC1 & ADC2 clock
  2886. * @arg @ref RCC_ADC12PLLCLK_DIV32 PLL clock divided by 32 selected as ADC1 & ADC2 clock
  2887. * @arg @ref RCC_ADC12PLLCLK_DIV64 PLL clock divided by 64 selected as ADC1 & ADC2 clock
  2888. * @arg @ref RCC_ADC12PLLCLK_DIV128 PLL clock divided by 128 selected as ADC1 & ADC2 clock
  2889. * @arg @ref RCC_ADC12PLLCLK_DIV256 PLL clock divided by 256 selected as ADC1 & ADC2 clock
  2890. */
  2891. #define __HAL_RCC_GET_ADC12_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR2, RCC_CFGR2_ADCPRE12)))
  2892. /**
  2893. * @}
  2894. */
  2895. /** @defgroup RCCEx_TIMx_Clock_Config RCC Extended TIMx Clock Config
  2896. * @{
  2897. */
  2898. /** @brief Macro to configure the TIM1 clock (TIM1CLK).
  2899. * @param __TIM1CLKSource__ specifies the TIM1 clock source.
  2900. * This parameter can be one of the following values:
  2901. * @arg @ref RCC_TIM1CLK_HCLK HCLK selected as TIM1 clock
  2902. * @arg @ref RCC_TIM1CLK_PLLCLK PLL Clock selected as TIM1 clock
  2903. */
  2904. #define __HAL_RCC_TIM1_CONFIG(__TIM1CLKSource__) \
  2905. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM1SW, (uint32_t)(__TIM1CLKSource__))
  2906. /** @brief Macro to get the TIM1 clock (TIM1CLK).
  2907. * @retval The clock source can be one of the following values:
  2908. * @arg @ref RCC_TIM1CLK_HCLK HCLK selected as TIM1 clock
  2909. * @arg @ref RCC_TIM1CLK_PLLCLK PLL Clock selected as TIM1 clock
  2910. */
  2911. #define __HAL_RCC_GET_TIM1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM1SW)))
  2912. /**
  2913. * @}
  2914. */
  2915. #endif /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  2916. #if defined(STM32F334x8)
  2917. /** @defgroup RCCEx_HRTIMx_Clock_Config RCC Extended HRTIMx Clock Config
  2918. * @{
  2919. */
  2920. /** @brief Macro to configure the HRTIM1 clock.
  2921. * @param __HRTIM1CLKSource__ specifies the HRTIM1 clock source.
  2922. * This parameter can be one of the following values:
  2923. * @arg @ref RCC_HRTIM1CLK_HCLK HCLK selected as HRTIM1 clock
  2924. * @arg @ref RCC_HRTIM1CLK_PLLCLK PLL Clock selected as HRTIM1 clock
  2925. */
  2926. #define __HAL_RCC_HRTIM1_CONFIG(__HRTIM1CLKSource__) \
  2927. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_HRTIM1SW, (uint32_t)(__HRTIM1CLKSource__))
  2928. /** @brief Macro to get the HRTIM1 clock source.
  2929. * @retval The clock source can be one of the following values:
  2930. * @arg @ref RCC_HRTIM1CLK_HCLK HCLK selected as HRTIM1 clock
  2931. * @arg @ref RCC_HRTIM1CLK_PLLCLK PLL Clock selected as HRTIM1 clock
  2932. */
  2933. #define __HAL_RCC_GET_HRTIM1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_HRTIM1SW)))
  2934. /**
  2935. * @}
  2936. */
  2937. #endif /* STM32F334x8 */
  2938. #if defined(STM32F373xC) || defined(STM32F378xx)
  2939. /** @defgroup RCCEx_I2Cx_Clock_Config RCC Extended I2Cx Clock Config
  2940. * @{
  2941. */
  2942. /** @brief Macro to configure the I2C2 clock (I2C2CLK).
  2943. * @param __I2C2CLKSource__ specifies the I2C2 clock source.
  2944. * This parameter can be one of the following values:
  2945. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  2946. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  2947. */
  2948. #define __HAL_RCC_I2C2_CONFIG(__I2C2CLKSource__) \
  2949. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C2SW, (uint32_t)(__I2C2CLKSource__))
  2950. /** @brief Macro to get the I2C2 clock source.
  2951. * @retval The clock source can be one of the following values:
  2952. * @arg @ref RCC_I2C2CLKSOURCE_HSI HSI selected as I2C2 clock
  2953. * @arg @ref RCC_I2C2CLKSOURCE_SYSCLK System Clock selected as I2C2 clock
  2954. */
  2955. #define __HAL_RCC_GET_I2C2_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_I2C2SW)))
  2956. /**
  2957. * @}
  2958. */
  2959. /** @defgroup RCCEx_ADCx_Clock_Config RCC Extended ADCx Clock Config
  2960. * @{
  2961. */
  2962. /** @brief Macro to configure the ADC1 clock (ADC1CLK).
  2963. * @param __ADC1CLKSource__ specifies the ADC1 clock source.
  2964. * This parameter can be one of the following values:
  2965. * @arg @ref RCC_ADC1PCLK2_DIV2 PCLK2 clock divided by 2 selected as ADC1 clock
  2966. * @arg @ref RCC_ADC1PCLK2_DIV4 PCLK2 clock divided by 4 selected as ADC1 clock
  2967. * @arg @ref RCC_ADC1PCLK2_DIV6 PCLK2 clock divided by 6 selected as ADC1 clock
  2968. * @arg @ref RCC_ADC1PCLK2_DIV8 PCLK2 clock divided by 8 selected as ADC1 clock
  2969. */
  2970. #define __HAL_RCC_ADC1_CONFIG(__ADC1CLKSource__) \
  2971. MODIFY_REG(RCC->CFGR, RCC_CFGR_ADCPRE, (uint32_t)(__ADC1CLKSource__))
  2972. /** @brief Macro to get the ADC1 clock (ADC1CLK).
  2973. * @retval The clock source can be one of the following values:
  2974. * @arg @ref RCC_ADC1PCLK2_DIV2 PCLK2 clock divided by 2 selected as ADC1 clock
  2975. * @arg @ref RCC_ADC1PCLK2_DIV4 PCLK2 clock divided by 4 selected as ADC1 clock
  2976. * @arg @ref RCC_ADC1PCLK2_DIV6 PCLK2 clock divided by 6 selected as ADC1 clock
  2977. * @arg @ref RCC_ADC1PCLK2_DIV8 PCLK2 clock divided by 8 selected as ADC1 clock
  2978. */
  2979. #define __HAL_RCC_GET_ADC1_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_ADCPRE)))
  2980. /**
  2981. * @}
  2982. */
  2983. /** @defgroup RCCEx_SDADCx_Clock_Config RCC Extended SDADCx Clock Config
  2984. * @{
  2985. */
  2986. /** @brief Macro to configure the SDADCx clock (SDADCxCLK).
  2987. * @param __SDADCPrescaler__ specifies the SDADCx system clock prescaler.
  2988. * This parameter can be one of the following values:
  2989. * @arg @ref RCC_SDADCSYSCLK_DIV1 SYSCLK clock selected as SDADCx clock
  2990. * @arg @ref RCC_SDADCSYSCLK_DIV2 SYSCLK clock divided by 2 selected as SDADCx clock
  2991. * @arg @ref RCC_SDADCSYSCLK_DIV4 SYSCLK clock divided by 4 selected as SDADCx clock
  2992. * @arg @ref RCC_SDADCSYSCLK_DIV6 SYSCLK clock divided by 6 selected as SDADCx clock
  2993. * @arg @ref RCC_SDADCSYSCLK_DIV8 SYSCLK clock divided by 8 selected as SDADCx clock
  2994. * @arg @ref RCC_SDADCSYSCLK_DIV10 SYSCLK clock divided by 10 selected as SDADCx clock
  2995. * @arg @ref RCC_SDADCSYSCLK_DIV12 SYSCLK clock divided by 12 selected as SDADCx clock
  2996. * @arg @ref RCC_SDADCSYSCLK_DIV14 SYSCLK clock divided by 14 selected as SDADCx clock
  2997. * @arg @ref RCC_SDADCSYSCLK_DIV16 SYSCLK clock divided by 16 selected as SDADCx clock
  2998. * @arg @ref RCC_SDADCSYSCLK_DIV20 SYSCLK clock divided by 20 selected as SDADCx clock
  2999. * @arg @ref RCC_SDADCSYSCLK_DIV24 SYSCLK clock divided by 24 selected as SDADCx clock
  3000. * @arg @ref RCC_SDADCSYSCLK_DIV28 SYSCLK clock divided by 28 selected as SDADCx clock
  3001. * @arg @ref RCC_SDADCSYSCLK_DIV32 SYSCLK clock divided by 32 selected as SDADCx clock
  3002. * @arg @ref RCC_SDADCSYSCLK_DIV36 SYSCLK clock divided by 36 selected as SDADCx clock
  3003. * @arg @ref RCC_SDADCSYSCLK_DIV40 SYSCLK clock divided by 40 selected as SDADCx clock
  3004. * @arg @ref RCC_SDADCSYSCLK_DIV44 SYSCLK clock divided by 44 selected as SDADCx clock
  3005. * @arg @ref RCC_SDADCSYSCLK_DIV48 SYSCLK clock divided by 48 selected as SDADCx clock
  3006. */
  3007. #define __HAL_RCC_SDADC_CONFIG(__SDADCPrescaler__) \
  3008. MODIFY_REG(RCC->CFGR, RCC_CFGR_SDPRE, (uint32_t)(__SDADCPrescaler__))
  3009. /** @brief Macro to get the SDADCx clock prescaler.
  3010. * @retval The clock source can be one of the following values:
  3011. * @arg @ref RCC_SDADCSYSCLK_DIV1 SYSCLK clock selected as SDADCx clock
  3012. * @arg @ref RCC_SDADCSYSCLK_DIV2 SYSCLK clock divided by 2 selected as SDADCx clock
  3013. * @arg @ref RCC_SDADCSYSCLK_DIV4 SYSCLK clock divided by 4 selected as SDADCx clock
  3014. * @arg @ref RCC_SDADCSYSCLK_DIV6 SYSCLK clock divided by 6 selected as SDADCx clock
  3015. * @arg @ref RCC_SDADCSYSCLK_DIV8 SYSCLK clock divided by 8 selected as SDADCx clock
  3016. * @arg @ref RCC_SDADCSYSCLK_DIV10 SYSCLK clock divided by 10 selected as SDADCx clock
  3017. * @arg @ref RCC_SDADCSYSCLK_DIV12 SYSCLK clock divided by 12 selected as SDADCx clock
  3018. * @arg @ref RCC_SDADCSYSCLK_DIV14 SYSCLK clock divided by 14 selected as SDADCx clock
  3019. * @arg @ref RCC_SDADCSYSCLK_DIV16 SYSCLK clock divided by 16 selected as SDADCx clock
  3020. * @arg @ref RCC_SDADCSYSCLK_DIV20 SYSCLK clock divided by 20 selected as SDADCx clock
  3021. * @arg @ref RCC_SDADCSYSCLK_DIV24 SYSCLK clock divided by 24 selected as SDADCx clock
  3022. * @arg @ref RCC_SDADCSYSCLK_DIV28 SYSCLK clock divided by 28 selected as SDADCx clock
  3023. * @arg @ref RCC_SDADCSYSCLK_DIV32 SYSCLK clock divided by 32 selected as SDADCx clock
  3024. * @arg @ref RCC_SDADCSYSCLK_DIV36 SYSCLK clock divided by 36 selected as SDADCx clock
  3025. * @arg @ref RCC_SDADCSYSCLK_DIV40 SYSCLK clock divided by 40 selected as SDADCx clock
  3026. * @arg @ref RCC_SDADCSYSCLK_DIV44 SYSCLK clock divided by 44 selected as SDADCx clock
  3027. * @arg @ref RCC_SDADCSYSCLK_DIV48 SYSCLK clock divided by 48 selected as SDADCx clock
  3028. */
  3029. #define __HAL_RCC_GET_SDADC_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_SDPRE)))
  3030. /**
  3031. * @}
  3032. */
  3033. /** @defgroup RCCEx_CECx_Clock_Config RCC Extended CECx Clock Config
  3034. * @{
  3035. */
  3036. /** @brief Macro to configure the CEC clock.
  3037. * @param __CECCLKSource__ specifies the CEC clock source.
  3038. * This parameter can be one of the following values:
  3039. * @arg @ref RCC_CECCLKSOURCE_HSI HSI selected as CEC clock
  3040. * @arg @ref RCC_CECCLKSOURCE_LSE LSE selected as CEC clock
  3041. */
  3042. #define __HAL_RCC_CEC_CONFIG(__CECCLKSource__) \
  3043. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_CECSW, (uint32_t)(__CECCLKSource__))
  3044. /** @brief Macro to get the HDMI CEC clock source.
  3045. * @retval The clock source can be one of the following values:
  3046. * @arg @ref RCC_CECCLKSOURCE_HSI HSI selected as CEC clock
  3047. * @arg @ref RCC_CECCLKSOURCE_LSE LSE selected as CEC clock
  3048. */
  3049. #define __HAL_RCC_GET_CEC_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_CECSW)))
  3050. /**
  3051. * @}
  3052. */
  3053. #endif /* STM32F373xC || STM32F378xx */
  3054. #if defined(STM32F302xE) || defined(STM32F303xE)\
  3055. || defined(STM32F302xC) || defined(STM32F303xC)\
  3056. || defined(STM32F302x8) \
  3057. || defined(STM32F373xC)
  3058. /** @defgroup RCCEx_USBx_Clock_Config RCC Extended USBx Clock Config
  3059. * @{
  3060. */
  3061. /** @brief Macro to configure the USB clock (USBCLK).
  3062. * @param __USBCLKSource__ specifies the USB clock source.
  3063. * This parameter can be one of the following values:
  3064. * @arg @ref RCC_USBCLKSOURCE_PLL PLL Clock divided by 1 selected as USB clock
  3065. * @arg @ref RCC_USBCLKSOURCE_PLL_DIV1_5 PLL Clock divided by 1.5 selected as USB clock
  3066. */
  3067. #define __HAL_RCC_USB_CONFIG(__USBCLKSource__) \
  3068. MODIFY_REG(RCC->CFGR, RCC_CFGR_USBPRE, (uint32_t)(__USBCLKSource__))
  3069. /** @brief Macro to get the USB clock source.
  3070. * @retval The clock source can be one of the following values:
  3071. * @arg @ref RCC_USBCLKSOURCE_PLL PLL Clock divided by 1 selected as USB clock
  3072. * @arg @ref RCC_USBCLKSOURCE_PLL_DIV1_5 PLL Clock divided by 1.5 selected as USB clock
  3073. */
  3074. #define __HAL_RCC_GET_USB_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_USBPRE)))
  3075. /**
  3076. * @}
  3077. */
  3078. #endif /* STM32F302xE || STM32F303xE || */
  3079. /* STM32F302xC || STM32F303xC || */
  3080. /* STM32F302x8 || */
  3081. /* STM32F373xC */
  3082. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  3083. /** @defgroup RCCEx_I2Cx_Clock_Config RCC Extended I2Cx Clock Config
  3084. * @{
  3085. */
  3086. /** @brief Macro to configure the I2C3 clock (I2C3CLK).
  3087. * @param __I2C3CLKSource__ specifies the I2C3 clock source.
  3088. * This parameter can be one of the following values:
  3089. * @arg @ref RCC_I2C3CLKSOURCE_HSI HSI selected as I2C3 clock
  3090. * @arg @ref RCC_I2C3CLKSOURCE_SYSCLK System Clock selected as I2C3 clock
  3091. */
  3092. #define __HAL_RCC_I2C3_CONFIG(__I2C3CLKSource__) \
  3093. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_I2C3SW, (uint32_t)(__I2C3CLKSource__))
  3094. /** @brief Macro to get the I2C3 clock source.
  3095. * @retval The clock source can be one of the following values:
  3096. * @arg @ref RCC_I2C3CLKSOURCE_HSI HSI selected as I2C3 clock
  3097. * @arg @ref RCC_I2C3CLKSOURCE_SYSCLK System Clock selected as I2C3 clock
  3098. */
  3099. #define __HAL_RCC_GET_I2C3_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_I2C3SW)))
  3100. /**
  3101. * @}
  3102. */
  3103. /** @defgroup RCCEx_TIMx_Clock_Config RCC Extended TIMx Clock Config
  3104. * @{
  3105. */
  3106. /** @brief Macro to configure the TIM2 clock (TIM2CLK).
  3107. * @param __TIM2CLKSource__ specifies the TIM2 clock source.
  3108. * This parameter can be one of the following values:
  3109. * @arg @ref RCC_TIM2CLK_HCLK HCLK selected as TIM2 clock
  3110. * @arg @ref RCC_TIM2CLK_PLL PLL Clock selected as TIM2 clock
  3111. */
  3112. #define __HAL_RCC_TIM2_CONFIG(__TIM2CLKSource__) \
  3113. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM2SW, (uint32_t)(__TIM2CLKSource__))
  3114. /** @brief Macro to get the TIM2 clock (TIM2CLK).
  3115. * @retval The clock source can be one of the following values:
  3116. * @arg @ref RCC_TIM2CLK_HCLK HCLK selected as TIM2 clock
  3117. * @arg @ref RCC_TIM2CLK_PLL PLL Clock selected as TIM2 clock
  3118. */
  3119. #define __HAL_RCC_GET_TIM2_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM2SW)))
  3120. /** @brief Macro to configure the TIM3 & TIM4 clock (TIM34CLK).
  3121. * @param __TIM34CLKSource__ specifies the TIM3 & TIM4 clock source.
  3122. * This parameter can be one of the following values:
  3123. * @arg @ref RCC_TIM34CLK_HCLK HCLK selected as TIM3 & TIM4 clock
  3124. * @arg @ref RCC_TIM34CLK_PLL PLL Clock selected as TIM3 & TIM4 clock
  3125. */
  3126. #define __HAL_RCC_TIM34_CONFIG(__TIM34CLKSource__) \
  3127. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM34SW, (uint32_t)(__TIM34CLKSource__))
  3128. /** @brief Macro to get the TIM3 & TIM4 clock (TIM34CLK).
  3129. * @retval The clock source can be one of the following values:
  3130. * @arg @ref RCC_TIM34CLK_HCLK HCLK selected as TIM3 & TIM4 clock
  3131. * @arg @ref RCC_TIM34CLK_PLL PLL Clock selected as TIM3 & TIM4 clock
  3132. */
  3133. #define __HAL_RCC_GET_TIM34_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM34SW)))
  3134. /** @brief Macro to configure the TIM15 clock (TIM15CLK).
  3135. * @param __TIM15CLKSource__ specifies the TIM15 clock source.
  3136. * This parameter can be one of the following values:
  3137. * @arg @ref RCC_TIM15CLK_HCLK HCLK selected as TIM15 clock
  3138. * @arg @ref RCC_TIM15CLK_PLL PLL Clock selected as TIM15 clock
  3139. */
  3140. #define __HAL_RCC_TIM15_CONFIG(__TIM15CLKSource__) \
  3141. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM15SW, (uint32_t)(__TIM15CLKSource__))
  3142. /** @brief Macro to get the TIM15 clock (TIM15CLK).
  3143. * @retval The clock source can be one of the following values:
  3144. * @arg @ref RCC_TIM15CLK_HCLK HCLK selected as TIM15 clock
  3145. * @arg @ref RCC_TIM15CLK_PLL PLL Clock selected as TIM15 clock
  3146. */
  3147. #define __HAL_RCC_GET_TIM15_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM15SW)))
  3148. /** @brief Macro to configure the TIM16 clock (TIM16CLK).
  3149. * @param __TIM16CLKSource__ specifies the TIM16 clock source.
  3150. * This parameter can be one of the following values:
  3151. * @arg @ref RCC_TIM16CLK_HCLK HCLK selected as TIM16 clock
  3152. * @arg @ref RCC_TIM16CLK_PLL PLL Clock selected as TIM16 clock
  3153. */
  3154. #define __HAL_RCC_TIM16_CONFIG(__TIM16CLKSource__) \
  3155. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM16SW, (uint32_t)(__TIM16CLKSource__))
  3156. /** @brief Macro to get the TIM16 clock (TIM16CLK).
  3157. * @retval The clock source can be one of the following values:
  3158. * @arg @ref RCC_TIM16CLK_HCLK HCLK selected as TIM16 clock
  3159. * @arg @ref RCC_TIM16CLK_PLL PLL Clock selected as TIM16 clock
  3160. */
  3161. #define __HAL_RCC_GET_TIM16_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM16SW)))
  3162. /** @brief Macro to configure the TIM17 clock (TIM17CLK).
  3163. * @param __TIM17CLKSource__ specifies the TIM17 clock source.
  3164. * This parameter can be one of the following values:
  3165. * @arg @ref RCC_TIM17CLK_HCLK HCLK selected as TIM17 clock
  3166. * @arg @ref RCC_TIM17CLK_PLL PLL Clock selected as TIM17 clock
  3167. */
  3168. #define __HAL_RCC_TIM17_CONFIG(__TIM17CLKSource__) \
  3169. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM17SW, (uint32_t)(__TIM17CLKSource__))
  3170. /** @brief Macro to get the TIM17 clock (TIM17CLK).
  3171. * @retval The clock source can be one of the following values:
  3172. * @arg @ref RCC_TIM17CLK_HCLK HCLK selected as TIM17 clock
  3173. * @arg @ref RCC_TIM17CLK_PLL PLL Clock selected as TIM17 clock
  3174. */
  3175. #define __HAL_RCC_GET_TIM17_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM17SW)))
  3176. /**
  3177. * @}
  3178. */
  3179. #endif /* STM32f302xE || STM32f303xE || STM32F398xx */
  3180. #if defined(STM32F303xE) || defined(STM32F398xx)
  3181. /** @addtogroup RCCEx_TIMx_Clock_Config RCC Extended TIMx Clock Config
  3182. * @{
  3183. */
  3184. /** @brief Macro to configure the TIM20 clock (TIM20CLK).
  3185. * @param __TIM20CLKSource__ specifies the TIM20 clock source.
  3186. * This parameter can be one of the following values:
  3187. * @arg @ref RCC_TIM20CLK_HCLK HCLK selected as TIM20 clock
  3188. * @arg @ref RCC_TIM20CLK_PLL PLL Clock selected as TIM20 clock
  3189. */
  3190. #define __HAL_RCC_TIM20_CONFIG(__TIM20CLKSource__) \
  3191. MODIFY_REG(RCC->CFGR3, RCC_CFGR3_TIM20SW, (uint32_t)(__TIM20CLKSource__))
  3192. /** @brief Macro to get the TIM20 clock (TIM20CLK).
  3193. * @retval The clock source can be one of the following values:
  3194. * @arg @ref RCC_TIM20CLK_HCLK HCLK selected as TIM20 clock
  3195. * @arg @ref RCC_TIM20CLK_PLL PLL Clock selected as TIM20 clock
  3196. */
  3197. #define __HAL_RCC_GET_TIM20_SOURCE() ((uint32_t)(READ_BIT(RCC->CFGR3, RCC_CFGR3_TIM20SW)))
  3198. /**
  3199. * @}
  3200. */
  3201. #endif /* STM32f303xE || STM32F398xx */
  3202. /** @defgroup RCCEx_LSE_Configuration LSE Drive Configuration
  3203. * @{
  3204. */
  3205. /**
  3206. * @brief Macro to configure the External Low Speed oscillator (LSE) drive capability.
  3207. * @param __RCC_LSEDRIVE__ specifies the new state of the LSE drive capability.
  3208. * This parameter can be one of the following values:
  3209. * @arg @ref RCC_LSEDRIVE_LOW LSE oscillator low drive capability.
  3210. * @arg @ref RCC_LSEDRIVE_MEDIUMLOW LSE oscillator medium low drive capability.
  3211. * @arg @ref RCC_LSEDRIVE_MEDIUMHIGH LSE oscillator medium high drive capability.
  3212. * @arg @ref RCC_LSEDRIVE_HIGH LSE oscillator high drive capability.
  3213. * @retval None
  3214. */
  3215. #define __HAL_RCC_LSEDRIVE_CONFIG(__RCC_LSEDRIVE__) (MODIFY_REG(RCC->BDCR,\
  3216. RCC_BDCR_LSEDRV, (uint32_t)(__RCC_LSEDRIVE__) ))
  3217. /**
  3218. * @}
  3219. */
  3220. /**
  3221. * @}
  3222. */
  3223. /* Exported functions --------------------------------------------------------*/
  3224. /** @addtogroup RCCEx_Exported_Functions
  3225. * @{
  3226. */
  3227. /** @addtogroup RCCEx_Exported_Functions_Group1
  3228. * @{
  3229. */
  3230. HAL_StatusTypeDef HAL_RCCEx_PeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit);
  3231. void HAL_RCCEx_GetPeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit);
  3232. uint32_t HAL_RCCEx_GetPeriphCLKFreq(uint32_t PeriphClk);
  3233. /**
  3234. * @}
  3235. */
  3236. /**
  3237. * @}
  3238. */
  3239. /**
  3240. * @}
  3241. */
  3242. /**
  3243. * @}
  3244. */
  3245. #ifdef __cplusplus
  3246. }
  3247. #endif
  3248. #endif /* __STM32F3xx_HAL_RCC_EX_H */