stm32f3xx_hal_rcc_ex.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /**
  2. ******************************************************************************
  3. * @file stm32f3xx_hal_rcc_ex.c
  4. * @author MCD Application Team
  5. * @brief Extended RCC HAL module driver.
  6. * This file provides firmware functions to manage the following
  7. * functionalities RCC extension peripheral:
  8. * + Extended Peripheral Control functions
  9. *
  10. ******************************************************************************
  11. * @attention
  12. *
  13. * Copyright (c) 2016 STMicroelectronics.
  14. * All rights reserved.
  15. *
  16. * This software is licensed under terms that can be found in the LICENSE file in
  17. * the root directory of this software component.
  18. * If no LICENSE file comes with this software, it is provided AS-IS.
  19. ******************************************************************************
  20. */
  21. /* Includes ------------------------------------------------------------------*/
  22. #include "stm32f3xx_hal.h"
  23. /** @addtogroup STM32F3xx_HAL_Driver
  24. * @{
  25. */
  26. #ifdef HAL_RCC_MODULE_ENABLED
  27. /** @defgroup RCCEx RCCEx
  28. * @brief RCC Extension HAL module driver.
  29. * @{
  30. */
  31. /* Private typedef -----------------------------------------------------------*/
  32. /* Private define ------------------------------------------------------------*/
  33. /* Private macro -------------------------------------------------------------*/
  34. /** @defgroup RCCEx_Private_Macros RCCEx Private Macros
  35. * @{
  36. */
  37. /**
  38. * @}
  39. */
  40. /* Private variables ---------------------------------------------------------*/
  41. /* Private function prototypes -----------------------------------------------*/
  42. /* Private functions ---------------------------------------------------------*/
  43. #if defined(RCC_CFGR2_ADC1PRES) || defined(RCC_CFGR2_ADCPRE12) || defined(RCC_CFGR2_ADCPRE34) || defined(RCC_CFGR_USBPRE) \
  44. || defined(RCC_CFGR3_TIM1SW) || defined(RCC_CFGR3_TIM2SW) || defined(RCC_CFGR3_TIM8SW) || defined(RCC_CFGR3_TIM15SW) \
  45. || defined(RCC_CFGR3_TIM16SW) || defined(RCC_CFGR3_TIM17SW) || defined(RCC_CFGR3_TIM20SW) || defined(RCC_CFGR3_TIM34SW) \
  46. || defined(RCC_CFGR3_HRTIM1SW)
  47. /** @defgroup RCCEx_Private_Functions RCCEx Private Functions
  48. * @{
  49. */
  50. static uint32_t RCC_GetPLLCLKFreq(void);
  51. /**
  52. * @}
  53. */
  54. #endif /* RCC_CFGR2_ADC1PRES || RCC_CFGR2_ADCPRExx || RCC_CFGR3_TIMxSW || RCC_CFGR3_HRTIM1SW || RCC_CFGR_USBPRE */
  55. /** @defgroup RCCEx_Exported_Functions RCCEx Exported Functions
  56. * @{
  57. */
  58. /** @defgroup RCCEx_Exported_Functions_Group1 Extended Peripheral Control functions
  59. * @brief Extended Peripheral Control functions
  60. *
  61. @verbatim
  62. ===============================================================================
  63. ##### Extended Peripheral Control functions #####
  64. ===============================================================================
  65. [..]
  66. This subsection provides a set of functions allowing to control the RCC Clocks
  67. frequencies.
  68. [..]
  69. (@) Important note: Care must be taken when HAL_RCCEx_PeriphCLKConfig() is used to
  70. select the RTC clock source; in this case the Backup domain will be reset in
  71. order to modify the RTC Clock source, as consequence RTC registers (including
  72. the backup registers) are set to their reset values.
  73. @endverbatim
  74. * @{
  75. */
  76. /**
  77. * @brief Initializes the RCC extended peripherals clocks according to the specified
  78. * parameters in the RCC_PeriphCLKInitTypeDef.
  79. * @param PeriphClkInit pointer to an RCC_PeriphCLKInitTypeDef structure that
  80. * contains the configuration information for the Extended Peripherals clocks
  81. * (ADC, CEC, I2C, I2S, SDADC, HRTIM, TIM, USART, RTC and USB).
  82. *
  83. * @note Care must be taken when HAL_RCCEx_PeriphCLKConfig() is used to select
  84. * the RTC clock source; in this case the Backup domain will be reset in
  85. * order to modify the RTC Clock source, as consequence RTC registers (including
  86. * the backup registers) and RCC_BDCR register are set to their reset values.
  87. *
  88. * @note When the TIMx clock source is APB clock, so the TIMx clock is APB clock or
  89. * APB clock x 2 depending on the APB prescaler.
  90. * When the TIMx clock source is PLL clock, so the TIMx clock is PLL clock x 2.
  91. *
  92. * @retval HAL status
  93. */
  94. HAL_StatusTypeDef HAL_RCCEx_PeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit)
  95. {
  96. uint32_t tickstart = 0U;
  97. uint32_t temp_reg = 0U;
  98. FlagStatus pwrclkchanged = RESET;
  99. /* Check the parameters */
  100. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  101. /*---------------------------- RTC configuration -------------------------------*/
  102. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == (RCC_PERIPHCLK_RTC))
  103. {
  104. /* check for RTC Parameters used to output RTCCLK */
  105. assert_param(IS_RCC_RTCCLKSOURCE(PeriphClkInit->RTCClockSelection));
  106. /* As soon as function is called to change RTC clock source, activation of the
  107. power domain is done. */
  108. /* Requires to enable write access to Backup Domain of necessary */
  109. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  110. {
  111. __HAL_RCC_PWR_CLK_ENABLE();
  112. pwrclkchanged = SET;
  113. }
  114. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  115. {
  116. /* Enable write access to Backup domain */
  117. SET_BIT(PWR->CR, PWR_CR_DBP);
  118. /* Wait for Backup domain Write protection disable */
  119. tickstart = HAL_GetTick();
  120. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  121. {
  122. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  123. {
  124. return HAL_TIMEOUT;
  125. }
  126. }
  127. }
  128. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  129. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  130. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  131. {
  132. /* Store the content of BDCR register before the reset of Backup Domain */
  133. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  134. /* RTC Clock selection can be changed only if the Backup Domain is reset */
  135. __HAL_RCC_BACKUPRESET_FORCE();
  136. __HAL_RCC_BACKUPRESET_RELEASE();
  137. /* Restore the Content of BDCR register */
  138. RCC->BDCR = temp_reg;
  139. /* Wait for LSERDY if LSE was enabled */
  140. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  141. {
  142. /* Get Start Tick */
  143. tickstart = HAL_GetTick();
  144. /* Wait till LSE is ready */
  145. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  146. {
  147. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  148. {
  149. return HAL_TIMEOUT;
  150. }
  151. }
  152. }
  153. }
  154. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  155. /* Require to disable power clock if necessary */
  156. if(pwrclkchanged == SET)
  157. {
  158. __HAL_RCC_PWR_CLK_DISABLE();
  159. }
  160. }
  161. /*------------------------------- USART1 Configuration ------------------------*/
  162. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USART1) == RCC_PERIPHCLK_USART1)
  163. {
  164. /* Check the parameters */
  165. assert_param(IS_RCC_USART1CLKSOURCE(PeriphClkInit->Usart1ClockSelection));
  166. /* Configure the USART1 clock source */
  167. __HAL_RCC_USART1_CONFIG(PeriphClkInit->Usart1ClockSelection);
  168. }
  169. #if defined(RCC_CFGR3_USART2SW)
  170. /*----------------------------- USART2 Configuration --------------------------*/
  171. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USART2) == RCC_PERIPHCLK_USART2)
  172. {
  173. /* Check the parameters */
  174. assert_param(IS_RCC_USART2CLKSOURCE(PeriphClkInit->Usart2ClockSelection));
  175. /* Configure the USART2 clock source */
  176. __HAL_RCC_USART2_CONFIG(PeriphClkInit->Usart2ClockSelection);
  177. }
  178. #endif /* RCC_CFGR3_USART2SW */
  179. #if defined(RCC_CFGR3_USART3SW)
  180. /*------------------------------ USART3 Configuration ------------------------*/
  181. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USART3) == RCC_PERIPHCLK_USART3)
  182. {
  183. /* Check the parameters */
  184. assert_param(IS_RCC_USART3CLKSOURCE(PeriphClkInit->Usart3ClockSelection));
  185. /* Configure the USART3 clock source */
  186. __HAL_RCC_USART3_CONFIG(PeriphClkInit->Usart3ClockSelection);
  187. }
  188. #endif /* RCC_CFGR3_USART3SW */
  189. /*------------------------------ I2C1 Configuration ------------------------*/
  190. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_I2C1) == RCC_PERIPHCLK_I2C1)
  191. {
  192. /* Check the parameters */
  193. assert_param(IS_RCC_I2C1CLKSOURCE(PeriphClkInit->I2c1ClockSelection));
  194. /* Configure the I2C1 clock source */
  195. __HAL_RCC_I2C1_CONFIG(PeriphClkInit->I2c1ClockSelection);
  196. }
  197. #if defined(STM32F302xE) || defined(STM32F303xE)\
  198. || defined(STM32F302xC) || defined(STM32F303xC)\
  199. || defined(STM32F302x8) \
  200. || defined(STM32F373xC)
  201. /*------------------------------ USB Configuration ------------------------*/
  202. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  203. {
  204. /* Check the parameters */
  205. assert_param(IS_RCC_USBCLKSOURCE(PeriphClkInit->USBClockSelection));
  206. /* Configure the USB clock source */
  207. __HAL_RCC_USB_CONFIG(PeriphClkInit->USBClockSelection);
  208. }
  209. #endif /* STM32F302xE || STM32F303xE || */
  210. /* STM32F302xC || STM32F303xC || */
  211. /* STM32F302x8 || */
  212. /* STM32F373xC */
  213. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  214. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  215. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)\
  216. || defined(STM32F373xC) || defined(STM32F378xx)
  217. /*------------------------------ I2C2 Configuration ------------------------*/
  218. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_I2C2) == RCC_PERIPHCLK_I2C2)
  219. {
  220. /* Check the parameters */
  221. assert_param(IS_RCC_I2C2CLKSOURCE(PeriphClkInit->I2c2ClockSelection));
  222. /* Configure the I2C2 clock source */
  223. __HAL_RCC_I2C2_CONFIG(PeriphClkInit->I2c2ClockSelection);
  224. }
  225. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  226. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  227. /* STM32F301x8 || STM32F302x8 || STM32F318xx || */
  228. /* STM32F373xC || STM32F378xx */
  229. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  230. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  231. /*------------------------------ I2C3 Configuration ------------------------*/
  232. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_I2C3) == RCC_PERIPHCLK_I2C3)
  233. {
  234. /* Check the parameters */
  235. assert_param(IS_RCC_I2C3CLKSOURCE(PeriphClkInit->I2c3ClockSelection));
  236. /* Configure the I2C3 clock source */
  237. __HAL_RCC_I2C3_CONFIG(PeriphClkInit->I2c3ClockSelection);
  238. }
  239. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  240. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  241. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  242. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)
  243. /*------------------------------ UART4 Configuration ------------------------*/
  244. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_UART4) == RCC_PERIPHCLK_UART4)
  245. {
  246. /* Check the parameters */
  247. assert_param(IS_RCC_UART4CLKSOURCE(PeriphClkInit->Uart4ClockSelection));
  248. /* Configure the UART4 clock source */
  249. __HAL_RCC_UART4_CONFIG(PeriphClkInit->Uart4ClockSelection);
  250. }
  251. /*------------------------------ UART5 Configuration ------------------------*/
  252. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_UART5) == RCC_PERIPHCLK_UART5)
  253. {
  254. /* Check the parameters */
  255. assert_param(IS_RCC_UART5CLKSOURCE(PeriphClkInit->Uart5ClockSelection));
  256. /* Configure the UART5 clock source */
  257. __HAL_RCC_UART5_CONFIG(PeriphClkInit->Uart5ClockSelection);
  258. }
  259. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  260. /* STM32F302xC || STM32F303xC || STM32F358xx */
  261. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  262. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  263. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  264. /*------------------------------ I2S Configuration ------------------------*/
  265. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_I2S) == RCC_PERIPHCLK_I2S)
  266. {
  267. /* Check the parameters */
  268. assert_param(IS_RCC_I2SCLKSOURCE(PeriphClkInit->I2sClockSelection));
  269. /* Configure the I2S clock source */
  270. __HAL_RCC_I2S_CONFIG(PeriphClkInit->I2sClockSelection);
  271. }
  272. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  273. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  274. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  275. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  276. /*------------------------------ ADC1 clock Configuration ------------------*/
  277. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC1) == RCC_PERIPHCLK_ADC1)
  278. {
  279. /* Check the parameters */
  280. assert_param(IS_RCC_ADC1PLLCLK_DIV(PeriphClkInit->Adc1ClockSelection));
  281. /* Configure the ADC1 clock source */
  282. __HAL_RCC_ADC1_CONFIG(PeriphClkInit->Adc1ClockSelection);
  283. }
  284. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  285. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  286. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  287. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  288. /*------------------------------ ADC1 & ADC2 clock Configuration -------------*/
  289. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC12) == RCC_PERIPHCLK_ADC12)
  290. {
  291. /* Check the parameters */
  292. assert_param(IS_RCC_ADC12PLLCLK_DIV(PeriphClkInit->Adc12ClockSelection));
  293. /* Configure the ADC12 clock source */
  294. __HAL_RCC_ADC12_CONFIG(PeriphClkInit->Adc12ClockSelection);
  295. }
  296. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  297. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  298. /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  299. #if defined(STM32F303xE) || defined(STM32F398xx)\
  300. || defined(STM32F303xC) || defined(STM32F358xx)
  301. /*------------------------------ ADC3 & ADC4 clock Configuration -------------*/
  302. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC34) == RCC_PERIPHCLK_ADC34)
  303. {
  304. /* Check the parameters */
  305. assert_param(IS_RCC_ADC34PLLCLK_DIV(PeriphClkInit->Adc34ClockSelection));
  306. /* Configure the ADC34 clock source */
  307. __HAL_RCC_ADC34_CONFIG(PeriphClkInit->Adc34ClockSelection);
  308. }
  309. #endif /* STM32F303xE || STM32F398xx || */
  310. /* STM32F303xC || STM32F358xx */
  311. #if defined(STM32F373xC) || defined(STM32F378xx)
  312. /*------------------------------ ADC1 clock Configuration ------------------*/
  313. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC1) == RCC_PERIPHCLK_ADC1)
  314. {
  315. /* Check the parameters */
  316. assert_param(IS_RCC_ADC1PCLK2_DIV(PeriphClkInit->Adc1ClockSelection));
  317. /* Configure the ADC1 clock source */
  318. __HAL_RCC_ADC1_CONFIG(PeriphClkInit->Adc1ClockSelection);
  319. }
  320. #endif /* STM32F373xC || STM32F378xx */
  321. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  322. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  323. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  324. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  325. /*------------------------------ TIM1 clock Configuration ----------------*/
  326. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM1) == RCC_PERIPHCLK_TIM1)
  327. {
  328. /* Check the parameters */
  329. assert_param(IS_RCC_TIM1CLKSOURCE(PeriphClkInit->Tim1ClockSelection));
  330. /* Configure the TIM1 clock source */
  331. __HAL_RCC_TIM1_CONFIG(PeriphClkInit->Tim1ClockSelection);
  332. }
  333. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  334. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  335. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  336. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  337. #if defined(STM32F303xE) || defined(STM32F398xx)\
  338. || defined(STM32F303xC) || defined(STM32F358xx)
  339. /*------------------------------ TIM8 clock Configuration ----------------*/
  340. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM8) == RCC_PERIPHCLK_TIM8)
  341. {
  342. /* Check the parameters */
  343. assert_param(IS_RCC_TIM8CLKSOURCE(PeriphClkInit->Tim8ClockSelection));
  344. /* Configure the TIM8 clock source */
  345. __HAL_RCC_TIM8_CONFIG(PeriphClkInit->Tim8ClockSelection);
  346. }
  347. #endif /* STM32F303xE || STM32F398xx || */
  348. /* STM32F303xC || STM32F358xx */
  349. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  350. /*------------------------------ TIM15 clock Configuration ----------------*/
  351. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM15) == RCC_PERIPHCLK_TIM15)
  352. {
  353. /* Check the parameters */
  354. assert_param(IS_RCC_TIM15CLKSOURCE(PeriphClkInit->Tim15ClockSelection));
  355. /* Configure the TIM15 clock source */
  356. __HAL_RCC_TIM15_CONFIG(PeriphClkInit->Tim15ClockSelection);
  357. }
  358. /*------------------------------ TIM16 clock Configuration ----------------*/
  359. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM16) == RCC_PERIPHCLK_TIM16)
  360. {
  361. /* Check the parameters */
  362. assert_param(IS_RCC_TIM16CLKSOURCE(PeriphClkInit->Tim16ClockSelection));
  363. /* Configure the TIM16 clock source */
  364. __HAL_RCC_TIM16_CONFIG(PeriphClkInit->Tim16ClockSelection);
  365. }
  366. /*------------------------------ TIM17 clock Configuration ----------------*/
  367. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM17) == RCC_PERIPHCLK_TIM17)
  368. {
  369. /* Check the parameters */
  370. assert_param(IS_RCC_TIM17CLKSOURCE(PeriphClkInit->Tim17ClockSelection));
  371. /* Configure the TIM17 clock source */
  372. __HAL_RCC_TIM17_CONFIG(PeriphClkInit->Tim17ClockSelection);
  373. }
  374. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  375. #if defined(STM32F334x8)
  376. /*------------------------------ HRTIM1 clock Configuration ----------------*/
  377. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_HRTIM1) == RCC_PERIPHCLK_HRTIM1)
  378. {
  379. /* Check the parameters */
  380. assert_param(IS_RCC_HRTIM1CLKSOURCE(PeriphClkInit->Hrtim1ClockSelection));
  381. /* Configure the HRTIM1 clock source */
  382. __HAL_RCC_HRTIM1_CONFIG(PeriphClkInit->Hrtim1ClockSelection);
  383. }
  384. #endif /* STM32F334x8 */
  385. #if defined(STM32F373xC) || defined(STM32F378xx)
  386. /*------------------------------ SDADC clock Configuration -------------------*/
  387. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_SDADC) == RCC_PERIPHCLK_SDADC)
  388. {
  389. /* Check the parameters */
  390. assert_param(IS_RCC_SDADCSYSCLK_DIV(PeriphClkInit->SdadcClockSelection));
  391. /* Configure the SDADC clock prescaler */
  392. __HAL_RCC_SDADC_CONFIG(PeriphClkInit->SdadcClockSelection);
  393. }
  394. /*------------------------------ CEC clock Configuration -------------------*/
  395. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_CEC) == RCC_PERIPHCLK_CEC)
  396. {
  397. /* Check the parameters */
  398. assert_param(IS_RCC_CECCLKSOURCE(PeriphClkInit->CecClockSelection));
  399. /* Configure the CEC clock source */
  400. __HAL_RCC_CEC_CONFIG(PeriphClkInit->CecClockSelection);
  401. }
  402. #endif /* STM32F373xC || STM32F378xx */
  403. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  404. /*------------------------------ TIM2 clock Configuration -------------------*/
  405. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM2) == RCC_PERIPHCLK_TIM2)
  406. {
  407. /* Check the parameters */
  408. assert_param(IS_RCC_TIM2CLKSOURCE(PeriphClkInit->Tim2ClockSelection));
  409. /* Configure the CEC clock source */
  410. __HAL_RCC_TIM2_CONFIG(PeriphClkInit->Tim2ClockSelection);
  411. }
  412. /*------------------------------ TIM3 clock Configuration -------------------*/
  413. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM34) == RCC_PERIPHCLK_TIM34)
  414. {
  415. /* Check the parameters */
  416. assert_param(IS_RCC_TIM3CLKSOURCE(PeriphClkInit->Tim34ClockSelection));
  417. /* Configure the CEC clock source */
  418. __HAL_RCC_TIM34_CONFIG(PeriphClkInit->Tim34ClockSelection);
  419. }
  420. /*------------------------------ TIM15 clock Configuration ------------------*/
  421. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM15) == RCC_PERIPHCLK_TIM15)
  422. {
  423. /* Check the parameters */
  424. assert_param(IS_RCC_TIM15CLKSOURCE(PeriphClkInit->Tim15ClockSelection));
  425. /* Configure the CEC clock source */
  426. __HAL_RCC_TIM15_CONFIG(PeriphClkInit->Tim15ClockSelection);
  427. }
  428. /*------------------------------ TIM16 clock Configuration ------------------*/
  429. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM16) == RCC_PERIPHCLK_TIM16)
  430. {
  431. /* Check the parameters */
  432. assert_param(IS_RCC_TIM16CLKSOURCE(PeriphClkInit->Tim16ClockSelection));
  433. /* Configure the CEC clock source */
  434. __HAL_RCC_TIM16_CONFIG(PeriphClkInit->Tim16ClockSelection);
  435. }
  436. /*------------------------------ TIM17 clock Configuration ------------------*/
  437. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM17) == RCC_PERIPHCLK_TIM17)
  438. {
  439. /* Check the parameters */
  440. assert_param(IS_RCC_TIM17CLKSOURCE(PeriphClkInit->Tim17ClockSelection));
  441. /* Configure the CEC clock source */
  442. __HAL_RCC_TIM17_CONFIG(PeriphClkInit->Tim17ClockSelection);
  443. }
  444. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  445. #if defined(STM32F303xE) || defined(STM32F398xx)
  446. /*------------------------------ TIM20 clock Configuration ------------------*/
  447. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_TIM20) == RCC_PERIPHCLK_TIM20)
  448. {
  449. /* Check the parameters */
  450. assert_param(IS_RCC_TIM20CLKSOURCE(PeriphClkInit->Tim20ClockSelection));
  451. /* Configure the CEC clock source */
  452. __HAL_RCC_TIM20_CONFIG(PeriphClkInit->Tim20ClockSelection);
  453. }
  454. #endif /* STM32F303xE || STM32F398xx */
  455. return HAL_OK;
  456. }
  457. /**
  458. * @brief Get the RCC_ClkInitStruct according to the internal
  459. * RCC configuration registers.
  460. * @param PeriphClkInit pointer to an RCC_PeriphCLKInitTypeDef structure that
  461. * returns the configuration information for the Extended Peripherals clocks
  462. * (ADC, CEC, I2C, I2S, SDADC, HRTIM, TIM, USART, RTC and USB clocks).
  463. * @retval None
  464. */
  465. void HAL_RCCEx_GetPeriphCLKConfig(RCC_PeriphCLKInitTypeDef *PeriphClkInit)
  466. {
  467. /* Set all possible values for the extended clock type parameter------------*/
  468. /* Common part first */
  469. #if defined(RCC_CFGR3_USART2SW) && defined(RCC_CFGR3_USART3SW)
  470. PeriphClkInit->PeriphClockSelection = RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2 | RCC_PERIPHCLK_USART3 | \
  471. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_RTC;
  472. #else
  473. PeriphClkInit->PeriphClockSelection = RCC_PERIPHCLK_USART1 | \
  474. RCC_PERIPHCLK_I2C1 | RCC_PERIPHCLK_RTC;
  475. #endif /* RCC_CFGR3_USART2SW && RCC_CFGR3_USART3SW */
  476. /* Get the RTC configuration --------------------------------------------*/
  477. PeriphClkInit->RTCClockSelection = __HAL_RCC_GET_RTC_SOURCE();
  478. /* Get the USART1 clock configuration --------------------------------------------*/
  479. PeriphClkInit->Usart1ClockSelection = __HAL_RCC_GET_USART1_SOURCE();
  480. #if defined(RCC_CFGR3_USART2SW)
  481. /* Get the USART2 clock configuration -----------------------------------------*/
  482. PeriphClkInit->Usart2ClockSelection = __HAL_RCC_GET_USART2_SOURCE();
  483. #endif /* RCC_CFGR3_USART2SW */
  484. #if defined(RCC_CFGR3_USART3SW)
  485. /* Get the USART3 clock configuration -----------------------------------------*/
  486. PeriphClkInit->Usart3ClockSelection = __HAL_RCC_GET_USART3_SOURCE();
  487. #endif /* RCC_CFGR3_USART3SW */
  488. /* Get the I2C1 clock configuration -----------------------------------------*/
  489. PeriphClkInit->I2c1ClockSelection = __HAL_RCC_GET_I2C1_SOURCE();
  490. #if defined(STM32F302xE) || defined(STM32F303xE)\
  491. || defined(STM32F302xC) || defined(STM32F303xC)\
  492. || defined(STM32F302x8) \
  493. || defined(STM32F373xC)
  494. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_USB;
  495. /* Get the USB clock configuration -----------------------------------------*/
  496. PeriphClkInit->USBClockSelection = __HAL_RCC_GET_USB_SOURCE();
  497. #endif /* STM32F302xE || STM32F303xE || */
  498. /* STM32F302xC || STM32F303xC || */
  499. /* STM32F302x8 || */
  500. /* STM32F373xC */
  501. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  502. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  503. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)\
  504. || defined(STM32F373xC) || defined(STM32F378xx)
  505. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_I2C2;
  506. /* Get the I2C2 clock configuration -----------------------------------------*/
  507. PeriphClkInit->I2c2ClockSelection = __HAL_RCC_GET_I2C2_SOURCE();
  508. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  509. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  510. /* STM32F301x8 || STM32F302x8 || STM32F318xx || */
  511. /* STM32F373xC || STM32F378xx */
  512. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  513. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  514. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_I2C3;
  515. /* Get the I2C3 clock configuration -----------------------------------------*/
  516. PeriphClkInit->I2c3ClockSelection = __HAL_RCC_GET_I2C3_SOURCE();
  517. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  518. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  519. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  520. || defined(STM32F302xC) || defined(STM32F303xC) ||defined(STM32F358xx)
  521. PeriphClkInit->PeriphClockSelection |= (RCC_PERIPHCLK_UART4 | RCC_PERIPHCLK_UART5);
  522. /* Get the UART4 clock configuration -----------------------------------------*/
  523. PeriphClkInit->Uart4ClockSelection = __HAL_RCC_GET_UART4_SOURCE();
  524. /* Get the UART5 clock configuration -----------------------------------------*/
  525. PeriphClkInit->Uart5ClockSelection = __HAL_RCC_GET_UART5_SOURCE();
  526. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  527. /* STM32F302xC || STM32F303xC || STM32F358xx */
  528. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  529. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  530. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  531. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_I2S;
  532. /* Get the I2S clock configuration -----------------------------------------*/
  533. PeriphClkInit->I2sClockSelection = __HAL_RCC_GET_I2S_SOURCE();
  534. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  535. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  536. /* STM32F301x8 || STM32F302x8 || STM32F318xx || */
  537. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)\
  538. || defined(STM32F373xC) || defined(STM32F378xx)
  539. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_ADC1;
  540. /* Get the ADC1 clock configuration -----------------------------------------*/
  541. PeriphClkInit->Adc1ClockSelection = __HAL_RCC_GET_ADC1_SOURCE();
  542. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx || */
  543. /* STM32F373xC || STM32F378xx */
  544. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  545. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  546. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)
  547. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_ADC12;
  548. /* Get the ADC1 & ADC2 clock configuration -----------------------------------------*/
  549. PeriphClkInit->Adc12ClockSelection = __HAL_RCC_GET_ADC12_SOURCE();
  550. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  551. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  552. /* STM32F303x8 || STM32F334x8 || STM32F328xx */
  553. #if defined(STM32F303xE) || defined(STM32F398xx)\
  554. || defined(STM32F303xC) || defined(STM32F358xx)
  555. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_ADC34;
  556. /* Get the ADC3 & ADC4 clock configuration -----------------------------------------*/
  557. PeriphClkInit->Adc34ClockSelection = __HAL_RCC_GET_ADC34_SOURCE();
  558. #endif /* STM32F303xE || STM32F398xx || */
  559. /* STM32F303xC || STM32F358xx */
  560. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)\
  561. || defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx)\
  562. || defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx)\
  563. || defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  564. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM1;
  565. /* Get the TIM1 clock configuration -----------------------------------------*/
  566. PeriphClkInit->Tim1ClockSelection = __HAL_RCC_GET_TIM1_SOURCE();
  567. #endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
  568. /* STM32F302xC || STM32F303xC || STM32F358xx || */
  569. /* STM32F303x8 || STM32F334x8 || STM32F328xx || */
  570. /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  571. #if defined(STM32F303xE) || defined(STM32F398xx)\
  572. || defined(STM32F303xC) || defined(STM32F358xx)
  573. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM8;
  574. /* Get the TIM8 clock configuration -----------------------------------------*/
  575. PeriphClkInit->Tim8ClockSelection = __HAL_RCC_GET_TIM8_SOURCE();
  576. #endif /* STM32F303xE || STM32F398xx || */
  577. /* STM32F303xC || STM32F358xx */
  578. #if defined(STM32F301x8) || defined(STM32F302x8) || defined(STM32F318xx)
  579. PeriphClkInit->PeriphClockSelection |= (RCC_PERIPHCLK_TIM15 | RCC_PERIPHCLK_TIM16 | RCC_PERIPHCLK_TIM17);
  580. /* Get the TIM15 clock configuration -----------------------------------------*/
  581. PeriphClkInit->Tim15ClockSelection = __HAL_RCC_GET_TIM15_SOURCE();
  582. /* Get the TIM16 clock configuration -----------------------------------------*/
  583. PeriphClkInit->Tim16ClockSelection = __HAL_RCC_GET_TIM16_SOURCE();
  584. /* Get the TIM17 clock configuration -----------------------------------------*/
  585. PeriphClkInit->Tim17ClockSelection = __HAL_RCC_GET_TIM17_SOURCE();
  586. #endif /* STM32F301x8 || STM32F302x8 || STM32F318xx */
  587. #if defined(STM32F334x8)
  588. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_HRTIM1;
  589. /* Get the HRTIM1 clock configuration -----------------------------------------*/
  590. PeriphClkInit->Hrtim1ClockSelection = __HAL_RCC_GET_HRTIM1_SOURCE();
  591. #endif /* STM32F334x8 */
  592. #if defined(STM32F373xC) || defined(STM32F378xx)
  593. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_SDADC;
  594. /* Get the SDADC clock configuration -----------------------------------------*/
  595. PeriphClkInit->SdadcClockSelection = __HAL_RCC_GET_SDADC_SOURCE();
  596. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_CEC;
  597. /* Get the CEC clock configuration -----------------------------------------*/
  598. PeriphClkInit->CecClockSelection = __HAL_RCC_GET_CEC_SOURCE();
  599. #endif /* STM32F373xC || STM32F378xx */
  600. #if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx)
  601. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM2;
  602. /* Get the TIM2 clock configuration -----------------------------------------*/
  603. PeriphClkInit->Tim2ClockSelection = __HAL_RCC_GET_TIM2_SOURCE();
  604. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM34;
  605. /* Get the TIM3 clock configuration -----------------------------------------*/
  606. PeriphClkInit->Tim34ClockSelection = __HAL_RCC_GET_TIM34_SOURCE();
  607. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM15;
  608. /* Get the TIM15 clock configuration -----------------------------------------*/
  609. PeriphClkInit->Tim15ClockSelection = __HAL_RCC_GET_TIM15_SOURCE();
  610. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM16;
  611. /* Get the TIM16 clock configuration -----------------------------------------*/
  612. PeriphClkInit->Tim16ClockSelection = __HAL_RCC_GET_TIM16_SOURCE();
  613. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM17;
  614. /* Get the TIM17 clock configuration -----------------------------------------*/
  615. PeriphClkInit->Tim17ClockSelection = __HAL_RCC_GET_TIM17_SOURCE();
  616. #endif /* STM32F302xE || STM32F303xE || STM32F398xx */
  617. #if defined (STM32F303xE) || defined(STM32F398xx)
  618. PeriphClkInit->PeriphClockSelection |= RCC_PERIPHCLK_TIM20;
  619. /* Get the TIM20 clock configuration -----------------------------------------*/
  620. PeriphClkInit->Tim20ClockSelection = __HAL_RCC_GET_TIM20_SOURCE();
  621. #endif /* STM32F303xE || STM32F398xx */
  622. }
  623. /**
  624. * @brief Returns the peripheral clock frequency
  625. * @note Returns 0 if peripheral clock is unknown or 0xDEADDEAD if not applicable.
  626. * @param PeriphClk Peripheral clock identifier
  627. * This parameter can be one of the following values:
  628. * @arg @ref RCC_PERIPHCLK_RTC RTC peripheral clock
  629. * @arg @ref RCC_PERIPHCLK_USART1 USART1 peripheral clock
  630. * @arg @ref RCC_PERIPHCLK_I2C1 I2C1 peripheral clock
  631. @if STM32F301x8
  632. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  633. * @arg @ref RCC_PERIPHCLK_I2C3 I2C3 peripheral clock
  634. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  635. * @arg @ref RCC_PERIPHCLK_ADC1 ADC1 peripheral clock
  636. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  637. * @arg @ref RCC_PERIPHCLK_TIM15 TIM15 peripheral clock
  638. * @arg @ref RCC_PERIPHCLK_TIM16 TIM16 peripheral clock
  639. * @arg @ref RCC_PERIPHCLK_TIM17 TIM17 peripheral clock
  640. @endif
  641. @if STM32F302x8
  642. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  643. * @arg @ref RCC_PERIPHCLK_I2C3 I2C3 peripheral clock
  644. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  645. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  646. * @arg @ref RCC_PERIPHCLK_ADC1 ADC1 peripheral clock
  647. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  648. * @arg @ref RCC_PERIPHCLK_TIM15 TIM15 peripheral clock
  649. * @arg @ref RCC_PERIPHCLK_TIM16 TIM16 peripheral clock
  650. * @arg @ref RCC_PERIPHCLK_TIM17 TIM17 peripheral clock
  651. @endif
  652. @if STM32F302xC
  653. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  654. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  655. * @arg @ref RCC_PERIPHCLK_UART4 UART4 peripheral clock
  656. * @arg @ref RCC_PERIPHCLK_UART5 UART5 peripheral clock
  657. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  658. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  659. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  660. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  661. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  662. @endif
  663. @if STM32F302xE
  664. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  665. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  666. * @arg @ref RCC_PERIPHCLK_UART4 UART4 peripheral clock
  667. * @arg @ref RCC_PERIPHCLK_UART5 UART5 peripheral clock
  668. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  669. * @arg @ref RCC_PERIPHCLK_I2C3 I2C3 peripheral clock
  670. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  671. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  672. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  673. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  674. * @arg @ref RCC_PERIPHCLK_TIM2 TIM2 peripheral clock
  675. * @arg @ref RCC_PERIPHCLK_TIM15 TIM15 peripheral clock
  676. * @arg @ref RCC_PERIPHCLK_TIM16 TIM16 peripheral clock
  677. * @arg @ref RCC_PERIPHCLK_TIM17 TIM17 peripheral clock
  678. * @arg @ref RCC_PERIPHCLK_TIM34 TIM34 peripheral clock
  679. @endif
  680. @if STM32F303x8
  681. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  682. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  683. @endif
  684. @if STM32F303xC
  685. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  686. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  687. * @arg @ref RCC_PERIPHCLK_UART4 UART4 peripheral clock
  688. * @arg @ref RCC_PERIPHCLK_UART5 UART5 peripheral clock
  689. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  690. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  691. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  692. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  693. * @arg @ref RCC_PERIPHCLK_ADC34 ADC34 peripheral clock
  694. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  695. * @arg @ref RCC_PERIPHCLK_TIM8 TIM8 peripheral clock
  696. @endif
  697. @if STM32F303xE
  698. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  699. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  700. * @arg @ref RCC_PERIPHCLK_UART4 UART4 peripheral clock
  701. * @arg @ref RCC_PERIPHCLK_UART5 UART5 peripheral clock
  702. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  703. * @arg @ref RCC_PERIPHCLK_I2C3 I2C3 peripheral clock
  704. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  705. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  706. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  707. * @arg @ref RCC_PERIPHCLK_ADC34 ADC34 peripheral clock
  708. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  709. * @arg @ref RCC_PERIPHCLK_TIM2 TIM2 peripheral clock
  710. * @arg @ref RCC_PERIPHCLK_TIM8 TIM8 peripheral clock
  711. * @arg @ref RCC_PERIPHCLK_TIM15 TIM15 peripheral clock
  712. * @arg @ref RCC_PERIPHCLK_TIM16 TIM16 peripheral clock
  713. * @arg @ref RCC_PERIPHCLK_TIM17 TIM17 peripheral clock
  714. * @arg @ref RCC_PERIPHCLK_TIM20 TIM20 peripheral clock
  715. * @arg @ref RCC_PERIPHCLK_TIM34 TIM34 peripheral clock
  716. @endif
  717. @if STM32F318xx
  718. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  719. * @arg @ref RCC_PERIPHCLK_I2C3 I2C3 peripheral clock
  720. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  721. * @arg @ref RCC_PERIPHCLK_ADC1 ADC1 peripheral clock
  722. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  723. * @arg @ref RCC_PERIPHCLK_TIM15 TIM15 peripheral clock
  724. * @arg @ref RCC_PERIPHCLK_TIM16 TIM16 peripheral clock
  725. * @arg @ref RCC_PERIPHCLK_TIM17 TIM17 peripheral clock
  726. @endif
  727. @if STM32F328xx
  728. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  729. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  730. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  731. @endif
  732. @if STM32F334x8
  733. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  734. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  735. * @arg @ref RCC_PERIPHCLK_HRTIM1 HRTIM1 peripheral clock
  736. @endif
  737. @if STM32F358xx
  738. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  739. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  740. * @arg @ref RCC_PERIPHCLK_UART4 UART4 peripheral clock
  741. * @arg @ref RCC_PERIPHCLK_UART5 UART5 peripheral clock
  742. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  743. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  744. * @arg @ref RCC_PERIPHCLK_ADC34 ADC34 peripheral clock
  745. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  746. * @arg @ref RCC_PERIPHCLK_TIM8 TIM8 peripheral clock
  747. @endif
  748. @if STM32F373xC
  749. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  750. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  751. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  752. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  753. * @arg @ref RCC_PERIPHCLK_ADC1 ADC1 peripheral clock
  754. * @arg @ref RCC_PERIPHCLK_SDADC SDADC peripheral clock
  755. * @arg @ref RCC_PERIPHCLK_CEC CEC peripheral clock
  756. @endif
  757. @if STM32F378xx
  758. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  759. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  760. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  761. * @arg @ref RCC_PERIPHCLK_ADC1 ADC1 peripheral clock
  762. * @arg @ref RCC_PERIPHCLK_SDADC SDADC peripheral clock
  763. * @arg @ref RCC_PERIPHCLK_CEC CEC peripheral clock
  764. @endif
  765. @if STM32F398xx
  766. * @arg @ref RCC_PERIPHCLK_USART2 USART2 peripheral clock
  767. * @arg @ref RCC_PERIPHCLK_USART3 USART3 peripheral clock
  768. * @arg @ref RCC_PERIPHCLK_UART4 UART4 peripheral clock
  769. * @arg @ref RCC_PERIPHCLK_UART5 UART5 peripheral clock
  770. * @arg @ref RCC_PERIPHCLK_I2C2 I2C2 peripheral clock
  771. * @arg @ref RCC_PERIPHCLK_I2C3 I2C3 peripheral clock
  772. * @arg @ref RCC_PERIPHCLK_I2S I2S peripheral clock
  773. * @arg @ref RCC_PERIPHCLK_ADC12 ADC12 peripheral clock
  774. * @arg @ref RCC_PERIPHCLK_ADC34 ADC34 peripheral clock
  775. * @arg @ref RCC_PERIPHCLK_TIM1 TIM1 peripheral clock
  776. * @arg @ref RCC_PERIPHCLK_TIM2 TIM2 peripheral clock
  777. * @arg @ref RCC_PERIPHCLK_TIM8 TIM8 peripheral clock
  778. * @arg @ref RCC_PERIPHCLK_TIM15 TIM15 peripheral clock
  779. * @arg @ref RCC_PERIPHCLK_TIM16 TIM16 peripheral clock
  780. * @arg @ref RCC_PERIPHCLK_TIM17 TIM17 peripheral clock
  781. * @arg @ref RCC_PERIPHCLK_TIM20 TIM20 peripheral clock
  782. * @arg @ref RCC_PERIPHCLK_TIM34 TIM34 peripheral clock
  783. @endif
  784. * @retval Frequency in Hz (0: means that no available frequency for the peripheral)
  785. */
  786. uint32_t HAL_RCCEx_GetPeriphCLKFreq(uint32_t PeriphClk)
  787. {
  788. /* frequency == 0 : means that no available frequency for the peripheral */
  789. uint32_t frequency = 0U;
  790. uint32_t srcclk = 0U;
  791. #if defined(RCC_CFGR2_ADC1PRES) || defined(RCC_CFGR2_ADCPRE12) || defined(RCC_CFGR2_ADCPRE34)
  792. static const uint16_t adc_pll_prediv_table[16U] = { 1U, 2U, 4U, 6U, 8U, 10U, 12U, 16U, 32U, 64U, 128U, 256U, 256U, 256U, 256U, 256U};
  793. #endif /* RCC_CFGR2_ADC1PRES || RCC_CFGR2_ADCPRE12 || RCC_CFGR2_ADCPRE34 */
  794. #if defined(RCC_CFGR_SDPRE)
  795. static const uint8_t sdadc_prescaler_table[16U] = { 2U, 4U, 6U, 8U, 10U, 12U, 14U, 16U, 20U, 24U, 28U, 32U, 36U, 40U, 44U, 48U};
  796. #endif /* RCC_CFGR_SDPRE */
  797. /* Check the parameters */
  798. assert_param(IS_RCC_PERIPHCLOCK(PeriphClk));
  799. switch (PeriphClk)
  800. {
  801. case RCC_PERIPHCLK_RTC:
  802. {
  803. /* Get the current RTC source */
  804. srcclk = __HAL_RCC_GET_RTC_SOURCE();
  805. /* Check if LSE is ready and if RTC clock selection is LSE */
  806. if ((srcclk == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(RCC->BDCR, RCC_BDCR_LSERDY)))
  807. {
  808. frequency = LSE_VALUE;
  809. }
  810. /* Check if LSI is ready and if RTC clock selection is LSI */
  811. else if ((srcclk == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  812. {
  813. frequency = LSI_VALUE;
  814. }
  815. /* Check if HSE is ready and if RTC clock selection is HSI_DIV32*/
  816. else if ((srcclk == RCC_RTCCLKSOURCE_HSE_DIV32) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSERDY)))
  817. {
  818. frequency = HSE_VALUE / 32U;
  819. }
  820. break;
  821. }
  822. case RCC_PERIPHCLK_USART1:
  823. {
  824. /* Get the current USART1 source */
  825. srcclk = __HAL_RCC_GET_USART1_SOURCE();
  826. /* Check if USART1 clock selection is PCLK1 */
  827. #if defined(RCC_USART1CLKSOURCE_PCLK2)
  828. if (srcclk == RCC_USART1CLKSOURCE_PCLK2)
  829. {
  830. frequency = HAL_RCC_GetPCLK2Freq();
  831. }
  832. #else
  833. if (srcclk == RCC_USART1CLKSOURCE_PCLK1)
  834. {
  835. frequency = HAL_RCC_GetPCLK1Freq();
  836. }
  837. #endif /* RCC_USART1CLKSOURCE_PCLK2 */
  838. /* Check if HSI is ready and if USART1 clock selection is HSI */
  839. else if ((srcclk == RCC_USART1CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  840. {
  841. frequency = HSI_VALUE;
  842. }
  843. /* Check if USART1 clock selection is SYSCLK */
  844. else if (srcclk == RCC_USART1CLKSOURCE_SYSCLK)
  845. {
  846. frequency = HAL_RCC_GetSysClockFreq();
  847. }
  848. /* Check if LSE is ready and if USART1 clock selection is LSE */
  849. else if ((srcclk == RCC_USART1CLKSOURCE_LSE) && (HAL_IS_BIT_SET(RCC->BDCR, RCC_BDCR_LSERDY)))
  850. {
  851. frequency = LSE_VALUE;
  852. }
  853. break;
  854. }
  855. #if defined(RCC_CFGR3_USART2SW)
  856. case RCC_PERIPHCLK_USART2:
  857. {
  858. /* Get the current USART2 source */
  859. srcclk = __HAL_RCC_GET_USART2_SOURCE();
  860. /* Check if USART2 clock selection is PCLK1 */
  861. if (srcclk == RCC_USART2CLKSOURCE_PCLK1)
  862. {
  863. frequency = HAL_RCC_GetPCLK1Freq();
  864. }
  865. /* Check if HSI is ready and if USART2 clock selection is HSI */
  866. else if ((srcclk == RCC_USART2CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  867. {
  868. frequency = HSI_VALUE;
  869. }
  870. /* Check if USART2 clock selection is SYSCLK */
  871. else if (srcclk == RCC_USART2CLKSOURCE_SYSCLK)
  872. {
  873. frequency = HAL_RCC_GetSysClockFreq();
  874. }
  875. /* Check if LSE is ready and if USART2 clock selection is LSE */
  876. else if ((srcclk == RCC_USART2CLKSOURCE_LSE) && (HAL_IS_BIT_SET(RCC->BDCR, RCC_BDCR_LSERDY)))
  877. {
  878. frequency = LSE_VALUE;
  879. }
  880. break;
  881. }
  882. #endif /* RCC_CFGR3_USART2SW */
  883. #if defined(RCC_CFGR3_USART3SW)
  884. case RCC_PERIPHCLK_USART3:
  885. {
  886. /* Get the current USART3 source */
  887. srcclk = __HAL_RCC_GET_USART3_SOURCE();
  888. /* Check if USART3 clock selection is PCLK1 */
  889. if (srcclk == RCC_USART3CLKSOURCE_PCLK1)
  890. {
  891. frequency = HAL_RCC_GetPCLK1Freq();
  892. }
  893. /* Check if HSI is ready and if USART3 clock selection is HSI */
  894. else if ((srcclk == RCC_USART3CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  895. {
  896. frequency = HSI_VALUE;
  897. }
  898. /* Check if USART3 clock selection is SYSCLK */
  899. else if (srcclk == RCC_USART3CLKSOURCE_SYSCLK)
  900. {
  901. frequency = HAL_RCC_GetSysClockFreq();
  902. }
  903. /* Check if LSE is ready and if USART3 clock selection is LSE */
  904. else if ((srcclk == RCC_USART3CLKSOURCE_LSE) && (HAL_IS_BIT_SET(RCC->BDCR, RCC_BDCR_LSERDY)))
  905. {
  906. frequency = LSE_VALUE;
  907. }
  908. break;
  909. }
  910. #endif /* RCC_CFGR3_USART3SW */
  911. #if defined(RCC_CFGR3_UART4SW)
  912. case RCC_PERIPHCLK_UART4:
  913. {
  914. /* Get the current UART4 source */
  915. srcclk = __HAL_RCC_GET_UART4_SOURCE();
  916. /* Check if UART4 clock selection is PCLK1 */
  917. if (srcclk == RCC_UART4CLKSOURCE_PCLK1)
  918. {
  919. frequency = HAL_RCC_GetPCLK1Freq();
  920. }
  921. /* Check if HSI is ready and if UART4 clock selection is HSI */
  922. else if ((srcclk == RCC_UART4CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  923. {
  924. frequency = HSI_VALUE;
  925. }
  926. /* Check if UART4 clock selection is SYSCLK */
  927. else if (srcclk == RCC_UART4CLKSOURCE_SYSCLK)
  928. {
  929. frequency = HAL_RCC_GetSysClockFreq();
  930. }
  931. /* Check if LSE is ready and if UART4 clock selection is LSE */
  932. else if ((srcclk == RCC_UART4CLKSOURCE_LSE) && (HAL_IS_BIT_SET(RCC->BDCR, RCC_BDCR_LSERDY)))
  933. {
  934. frequency = LSE_VALUE;
  935. }
  936. break;
  937. }
  938. #endif /* RCC_CFGR3_UART4SW */
  939. #if defined(RCC_CFGR3_UART5SW)
  940. case RCC_PERIPHCLK_UART5:
  941. {
  942. /* Get the current UART5 source */
  943. srcclk = __HAL_RCC_GET_UART5_SOURCE();
  944. /* Check if UART5 clock selection is PCLK1 */
  945. if (srcclk == RCC_UART5CLKSOURCE_PCLK1)
  946. {
  947. frequency = HAL_RCC_GetPCLK1Freq();
  948. }
  949. /* Check if HSI is ready and if UART5 clock selection is HSI */
  950. else if ((srcclk == RCC_UART5CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  951. {
  952. frequency = HSI_VALUE;
  953. }
  954. /* Check if UART5 clock selection is SYSCLK */
  955. else if (srcclk == RCC_UART5CLKSOURCE_SYSCLK)
  956. {
  957. frequency = HAL_RCC_GetSysClockFreq();
  958. }
  959. /* Check if LSE is ready and if UART5 clock selection is LSE */
  960. else if ((srcclk == RCC_UART5CLKSOURCE_LSE) && (HAL_IS_BIT_SET(RCC->BDCR, RCC_BDCR_LSERDY)))
  961. {
  962. frequency = LSE_VALUE;
  963. }
  964. break;
  965. }
  966. #endif /* RCC_CFGR3_UART5SW */
  967. case RCC_PERIPHCLK_I2C1:
  968. {
  969. /* Get the current I2C1 source */
  970. srcclk = __HAL_RCC_GET_I2C1_SOURCE();
  971. /* Check if HSI is ready and if I2C1 clock selection is HSI */
  972. if ((srcclk == RCC_I2C1CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  973. {
  974. frequency = HSI_VALUE;
  975. }
  976. /* Check if I2C1 clock selection is SYSCLK */
  977. else if (srcclk == RCC_I2C1CLKSOURCE_SYSCLK)
  978. {
  979. frequency = HAL_RCC_GetSysClockFreq();
  980. }
  981. break;
  982. }
  983. #if defined(RCC_CFGR3_I2C2SW)
  984. case RCC_PERIPHCLK_I2C2:
  985. {
  986. /* Get the current I2C2 source */
  987. srcclk = __HAL_RCC_GET_I2C2_SOURCE();
  988. /* Check if HSI is ready and if I2C2 clock selection is HSI */
  989. if ((srcclk == RCC_I2C2CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  990. {
  991. frequency = HSI_VALUE;
  992. }
  993. /* Check if I2C2 clock selection is SYSCLK */
  994. else if (srcclk == RCC_I2C2CLKSOURCE_SYSCLK)
  995. {
  996. frequency = HAL_RCC_GetSysClockFreq();
  997. }
  998. break;
  999. }
  1000. #endif /* RCC_CFGR3_I2C2SW */
  1001. #if defined(RCC_CFGR3_I2C3SW)
  1002. case RCC_PERIPHCLK_I2C3:
  1003. {
  1004. /* Get the current I2C3 source */
  1005. srcclk = __HAL_RCC_GET_I2C3_SOURCE();
  1006. /* Check if HSI is ready and if I2C3 clock selection is HSI */
  1007. if ((srcclk == RCC_I2C3CLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  1008. {
  1009. frequency = HSI_VALUE;
  1010. }
  1011. /* Check if I2C3 clock selection is SYSCLK */
  1012. else if (srcclk == RCC_I2C3CLKSOURCE_SYSCLK)
  1013. {
  1014. frequency = HAL_RCC_GetSysClockFreq();
  1015. }
  1016. break;
  1017. }
  1018. #endif /* RCC_CFGR3_I2C3SW */
  1019. #if defined(RCC_CFGR_I2SSRC)
  1020. case RCC_PERIPHCLK_I2S:
  1021. {
  1022. /* Get the current I2S source */
  1023. srcclk = __HAL_RCC_GET_I2S_SOURCE();
  1024. /* Check if I2S clock selection is External clock mapped on the I2S_CKIN pin */
  1025. if (srcclk == RCC_I2SCLKSOURCE_EXT)
  1026. {
  1027. /* External clock used. Frequency cannot be returned.*/
  1028. frequency = 0xDEADDEADU;
  1029. }
  1030. /* Check if I2S clock selection is SYSCLK */
  1031. else if (srcclk == RCC_I2SCLKSOURCE_SYSCLK)
  1032. {
  1033. frequency = HAL_RCC_GetSysClockFreq();
  1034. }
  1035. break;
  1036. }
  1037. #endif /* RCC_CFGR_I2SSRC */
  1038. #if defined(RCC_CFGR_USBPRE)
  1039. case RCC_PERIPHCLK_USB:
  1040. {
  1041. /* Check if PLL is ready */
  1042. if (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY))
  1043. {
  1044. /* Get the current USB source */
  1045. srcclk = __HAL_RCC_GET_USB_SOURCE();
  1046. /* Check if USB clock selection is not divided */
  1047. if (srcclk == RCC_USBCLKSOURCE_PLL)
  1048. {
  1049. frequency = RCC_GetPLLCLKFreq();
  1050. }
  1051. /* Check if USB clock selection is divided by 1.5 */
  1052. else /* RCC_USBCLKSOURCE_PLL_DIV1_5 */
  1053. {
  1054. frequency = (RCC_GetPLLCLKFreq() * 3U) / 2U;
  1055. }
  1056. }
  1057. break;
  1058. }
  1059. #endif /* RCC_CFGR_USBPRE */
  1060. #if defined(RCC_CFGR2_ADC1PRES) || defined(RCC_CFGR_ADCPRE)
  1061. case RCC_PERIPHCLK_ADC1:
  1062. {
  1063. /* Get the current ADC1 source */
  1064. srcclk = __HAL_RCC_GET_ADC1_SOURCE();
  1065. #if defined(RCC_CFGR2_ADC1PRES)
  1066. /* Check if ADC1 clock selection is AHB */
  1067. if (srcclk == RCC_ADC1PLLCLK_OFF)
  1068. {
  1069. frequency = SystemCoreClock;
  1070. }
  1071. /* PLL clock has been selected */
  1072. else
  1073. {
  1074. /* Check if PLL is ready */
  1075. if (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY))
  1076. {
  1077. /* Frequency is the PLL frequency divided by ADC prescaler (1U/2U/4U/6U/8U/10U/12U/16U/32U/64U/128U/256U) */
  1078. frequency = RCC_GetPLLCLKFreq() / adc_pll_prediv_table[(srcclk >> RCC_CFGR2_ADC1PRES_Pos) & 0xFU];
  1079. }
  1080. }
  1081. #else /* RCC_CFGR_ADCPRE */
  1082. /* ADC1 is set to PLCK2 frequency divided by 2U/4U/6U/8U */
  1083. frequency = HAL_RCC_GetPCLK2Freq() / (((srcclk >> RCC_CFGR_ADCPRE_Pos) + 1U) * 2U);
  1084. #endif /* RCC_CFGR2_ADC1PRES */
  1085. break;
  1086. }
  1087. #endif /* RCC_CFGR2_ADC1PRES || RCC_CFGR_ADCPRE */
  1088. #if defined(RCC_CFGR2_ADCPRE12)
  1089. case RCC_PERIPHCLK_ADC12:
  1090. {
  1091. /* Get the current ADC12 source */
  1092. srcclk = __HAL_RCC_GET_ADC12_SOURCE();
  1093. /* Check if ADC12 clock selection is AHB */
  1094. if (srcclk == RCC_ADC12PLLCLK_OFF)
  1095. {
  1096. frequency = SystemCoreClock;
  1097. }
  1098. /* PLL clock has been selected */
  1099. else
  1100. {
  1101. /* Check if PLL is ready */
  1102. if (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY))
  1103. {
  1104. /* Frequency is the PLL frequency divided by ADC prescaler (1U/2U/4U/6/8U/10U/12U/16U/32U/64U/128U/256U) */
  1105. frequency = RCC_GetPLLCLKFreq() / adc_pll_prediv_table[(srcclk >> RCC_CFGR2_ADCPRE12_Pos) & 0xF];
  1106. }
  1107. }
  1108. break;
  1109. }
  1110. #endif /* RCC_CFGR2_ADCPRE12 */
  1111. #if defined(RCC_CFGR2_ADCPRE34)
  1112. case RCC_PERIPHCLK_ADC34:
  1113. {
  1114. /* Get the current ADC34 source */
  1115. srcclk = __HAL_RCC_GET_ADC34_SOURCE();
  1116. /* Check if ADC34 clock selection is AHB */
  1117. if (srcclk == RCC_ADC34PLLCLK_OFF)
  1118. {
  1119. frequency = SystemCoreClock;
  1120. }
  1121. /* PLL clock has been selected */
  1122. else
  1123. {
  1124. /* Check if PLL is ready */
  1125. if (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY))
  1126. {
  1127. /* Frequency is the PLL frequency divided by ADC prescaler (1U/2U/4U/6U/8U/10U/12U/16U/32U/64U/128U/256U) */
  1128. frequency = RCC_GetPLLCLKFreq() / adc_pll_prediv_table[(srcclk >> RCC_CFGR2_ADCPRE34_Pos) & 0xF];
  1129. }
  1130. }
  1131. break;
  1132. }
  1133. #endif /* RCC_CFGR2_ADCPRE34 */
  1134. #if defined(RCC_CFGR3_TIM1SW)
  1135. case RCC_PERIPHCLK_TIM1:
  1136. {
  1137. /* Get the current TIM1 source */
  1138. srcclk = __HAL_RCC_GET_TIM1_SOURCE();
  1139. /* Check if PLL is ready and if TIM1 clock selection is PLL */
  1140. if ((srcclk == RCC_TIM1CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1141. {
  1142. frequency = RCC_GetPLLCLKFreq();
  1143. }
  1144. /* Check if TIM1 clock selection is SYSCLK */
  1145. else if (srcclk == RCC_TIM1CLK_HCLK)
  1146. {
  1147. frequency = SystemCoreClock;
  1148. }
  1149. break;
  1150. }
  1151. #endif /* RCC_CFGR3_TIM1SW */
  1152. #if defined(RCC_CFGR3_TIM2SW)
  1153. case RCC_PERIPHCLK_TIM2:
  1154. {
  1155. /* Get the current TIM2 source */
  1156. srcclk = __HAL_RCC_GET_TIM2_SOURCE();
  1157. /* Check if PLL is ready and if TIM2 clock selection is PLL */
  1158. if ((srcclk == RCC_TIM2CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1159. {
  1160. frequency = RCC_GetPLLCLKFreq();
  1161. }
  1162. /* Check if TIM2 clock selection is SYSCLK */
  1163. else if (srcclk == RCC_TIM2CLK_HCLK)
  1164. {
  1165. frequency = SystemCoreClock;
  1166. }
  1167. break;
  1168. }
  1169. #endif /* RCC_CFGR3_TIM2SW */
  1170. #if defined(RCC_CFGR3_TIM8SW)
  1171. case RCC_PERIPHCLK_TIM8:
  1172. {
  1173. /* Get the current TIM8 source */
  1174. srcclk = __HAL_RCC_GET_TIM8_SOURCE();
  1175. /* Check if PLL is ready and if TIM8 clock selection is PLL */
  1176. if ((srcclk == RCC_TIM8CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1177. {
  1178. frequency = RCC_GetPLLCLKFreq();
  1179. }
  1180. /* Check if TIM8 clock selection is SYSCLK */
  1181. else if (srcclk == RCC_TIM8CLK_HCLK)
  1182. {
  1183. frequency = SystemCoreClock;
  1184. }
  1185. break;
  1186. }
  1187. #endif /* RCC_CFGR3_TIM8SW */
  1188. #if defined(RCC_CFGR3_TIM15SW)
  1189. case RCC_PERIPHCLK_TIM15:
  1190. {
  1191. /* Get the current TIM15 source */
  1192. srcclk = __HAL_RCC_GET_TIM15_SOURCE();
  1193. /* Check if PLL is ready and if TIM15 clock selection is PLL */
  1194. if ((srcclk == RCC_TIM15CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1195. {
  1196. frequency = RCC_GetPLLCLKFreq();
  1197. }
  1198. /* Check if TIM15 clock selection is SYSCLK */
  1199. else if (srcclk == RCC_TIM15CLK_HCLK)
  1200. {
  1201. frequency = SystemCoreClock;
  1202. }
  1203. break;
  1204. }
  1205. #endif /* RCC_CFGR3_TIM15SW */
  1206. #if defined(RCC_CFGR3_TIM16SW)
  1207. case RCC_PERIPHCLK_TIM16:
  1208. {
  1209. /* Get the current TIM16 source */
  1210. srcclk = __HAL_RCC_GET_TIM16_SOURCE();
  1211. /* Check if PLL is ready and if TIM16 clock selection is PLL */
  1212. if ((srcclk == RCC_TIM16CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1213. {
  1214. frequency = RCC_GetPLLCLKFreq();
  1215. }
  1216. /* Check if TIM16 clock selection is SYSCLK */
  1217. else if (srcclk == RCC_TIM16CLK_HCLK)
  1218. {
  1219. frequency = SystemCoreClock;
  1220. }
  1221. break;
  1222. }
  1223. #endif /* RCC_CFGR3_TIM16SW */
  1224. #if defined(RCC_CFGR3_TIM17SW)
  1225. case RCC_PERIPHCLK_TIM17:
  1226. {
  1227. /* Get the current TIM17 source */
  1228. srcclk = __HAL_RCC_GET_TIM17_SOURCE();
  1229. /* Check if PLL is ready and if TIM17 clock selection is PLL */
  1230. if ((srcclk == RCC_TIM17CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1231. {
  1232. frequency = RCC_GetPLLCLKFreq();
  1233. }
  1234. /* Check if TIM17 clock selection is SYSCLK */
  1235. else if (srcclk == RCC_TIM17CLK_HCLK)
  1236. {
  1237. frequency = SystemCoreClock;
  1238. }
  1239. break;
  1240. }
  1241. #endif /* RCC_CFGR3_TIM17SW */
  1242. #if defined(RCC_CFGR3_TIM20SW)
  1243. case RCC_PERIPHCLK_TIM20:
  1244. {
  1245. /* Get the current TIM20 source */
  1246. srcclk = __HAL_RCC_GET_TIM20_SOURCE();
  1247. /* Check if PLL is ready and if TIM20 clock selection is PLL */
  1248. if ((srcclk == RCC_TIM20CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1249. {
  1250. frequency = RCC_GetPLLCLKFreq();
  1251. }
  1252. /* Check if TIM20 clock selection is SYSCLK */
  1253. else if (srcclk == RCC_TIM20CLK_HCLK)
  1254. {
  1255. frequency = SystemCoreClock;
  1256. }
  1257. break;
  1258. }
  1259. #endif /* RCC_CFGR3_TIM20SW */
  1260. #if defined(RCC_CFGR3_TIM34SW)
  1261. case RCC_PERIPHCLK_TIM34:
  1262. {
  1263. /* Get the current TIM34 source */
  1264. srcclk = __HAL_RCC_GET_TIM34_SOURCE();
  1265. /* Check if PLL is ready and if TIM34 clock selection is PLL */
  1266. if ((srcclk == RCC_TIM34CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1267. {
  1268. frequency = RCC_GetPLLCLKFreq();
  1269. }
  1270. /* Check if TIM34 clock selection is SYSCLK */
  1271. else if (srcclk == RCC_TIM34CLK_HCLK)
  1272. {
  1273. frequency = SystemCoreClock;
  1274. }
  1275. break;
  1276. }
  1277. #endif /* RCC_CFGR3_TIM34SW */
  1278. #if defined(RCC_CFGR3_HRTIM1SW)
  1279. case RCC_PERIPHCLK_HRTIM1:
  1280. {
  1281. /* Get the current HRTIM1 source */
  1282. srcclk = __HAL_RCC_GET_HRTIM1_SOURCE();
  1283. /* Check if PLL is ready and if HRTIM1 clock selection is PLL */
  1284. if ((srcclk == RCC_HRTIM1CLK_PLLCLK) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_PLLRDY)))
  1285. {
  1286. frequency = RCC_GetPLLCLKFreq();
  1287. }
  1288. /* Check if HRTIM1 clock selection is SYSCLK */
  1289. else if (srcclk == RCC_HRTIM1CLK_HCLK)
  1290. {
  1291. frequency = SystemCoreClock;
  1292. }
  1293. break;
  1294. }
  1295. #endif /* RCC_CFGR3_HRTIM1SW */
  1296. #if defined(RCC_CFGR_SDPRE)
  1297. case RCC_PERIPHCLK_SDADC:
  1298. {
  1299. /* Get the current SDADC source */
  1300. srcclk = __HAL_RCC_GET_SDADC_SOURCE();
  1301. /* Frequency is the system frequency divided by SDADC prescaler (2U/4U/6U/8U/10U/12U/14U/16U/20U/24U/28U/32U/36U/40U/44U/48U) */
  1302. frequency = SystemCoreClock / sdadc_prescaler_table[(srcclk >> RCC_CFGR_SDPRE_Pos) & 0xF];
  1303. break;
  1304. }
  1305. #endif /* RCC_CFGR_SDPRE */
  1306. #if defined(RCC_CFGR3_CECSW)
  1307. case RCC_PERIPHCLK_CEC:
  1308. {
  1309. /* Get the current CEC source */
  1310. srcclk = __HAL_RCC_GET_CEC_SOURCE();
  1311. /* Check if HSI is ready and if CEC clock selection is HSI */
  1312. if ((srcclk == RCC_CECCLKSOURCE_HSI) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSIRDY)))
  1313. {
  1314. frequency = HSI_VALUE;
  1315. }
  1316. /* Check if LSE is ready and if CEC clock selection is LSE */
  1317. else if ((srcclk == RCC_CECCLKSOURCE_LSE) && (HAL_IS_BIT_SET(RCC->BDCR, RCC_BDCR_LSERDY)))
  1318. {
  1319. frequency = LSE_VALUE;
  1320. }
  1321. break;
  1322. }
  1323. #endif /* RCC_CFGR3_CECSW */
  1324. default:
  1325. {
  1326. break;
  1327. }
  1328. }
  1329. return(frequency);
  1330. }
  1331. /**
  1332. * @}
  1333. */
  1334. /**
  1335. * @}
  1336. */
  1337. #if defined(RCC_CFGR2_ADC1PRES) || defined(RCC_CFGR2_ADCPRE12) || defined(RCC_CFGR2_ADCPRE34) || defined(RCC_CFGR_USBPRE) \
  1338. || defined(RCC_CFGR3_TIM1SW) || defined(RCC_CFGR3_TIM2SW) || defined(RCC_CFGR3_TIM8SW) || defined(RCC_CFGR3_TIM15SW) \
  1339. || defined(RCC_CFGR3_TIM16SW) || defined(RCC_CFGR3_TIM17SW) || defined(RCC_CFGR3_TIM20SW) || defined(RCC_CFGR3_TIM34SW) \
  1340. || defined(RCC_CFGR3_HRTIM1SW)
  1341. /** @addtogroup RCCEx_Private_Functions
  1342. * @{
  1343. */
  1344. static uint32_t RCC_GetPLLCLKFreq(void)
  1345. {
  1346. uint32_t pllmul = 0U, pllsource = 0U, prediv = 0U, pllclk = 0U;
  1347. pllmul = RCC->CFGR & RCC_CFGR_PLLMUL;
  1348. pllmul = ( pllmul >> 18U) + 2U;
  1349. pllsource = RCC->CFGR & RCC_CFGR_PLLSRC;
  1350. #if defined(RCC_CFGR_PLLSRC_HSI_DIV2)
  1351. if (pllsource != RCC_PLLSOURCE_HSI)
  1352. {
  1353. prediv = (RCC->CFGR2 & RCC_CFGR2_PREDIV) + 1U;
  1354. /* HSE used as PLL clock source : PLLCLK = HSE/PREDIV * PLLMUL */
  1355. pllclk = (HSE_VALUE/prediv) * pllmul;
  1356. }
  1357. else
  1358. {
  1359. /* HSI used as PLL clock source : PLLCLK = HSI/2U * PLLMUL */
  1360. pllclk = (HSI_VALUE >> 1U) * pllmul;
  1361. }
  1362. #else
  1363. prediv = (RCC->CFGR2 & RCC_CFGR2_PREDIV) + 1U;
  1364. if (pllsource == RCC_CFGR_PLLSRC_HSE_PREDIV)
  1365. {
  1366. /* HSE used as PLL clock source : PLLCLK = HSE/PREDIV * PLLMUL */
  1367. pllclk = (HSE_VALUE/prediv) * pllmul;
  1368. }
  1369. else
  1370. {
  1371. /* HSI used as PLL clock source : PLLCLK = HSI/PREDIV * PLLMUL */
  1372. pllclk = (HSI_VALUE/prediv) * pllmul;
  1373. }
  1374. #endif /* RCC_CFGR_PLLSRC_HSI_DIV2 */
  1375. return pllclk;
  1376. }
  1377. /**
  1378. * @}
  1379. */
  1380. #endif /* RCC_CFGR2_ADC1PRES || RCC_CFGR2_ADCPRExx || RCC_CFGR3_TIMxSW || RCC_CFGR3_HRTIM1SW || RCC_CFGR_USBPRE */
  1381. /**
  1382. * @}
  1383. */
  1384. #endif /* HAL_RCC_MODULE_ENABLED */
  1385. /**
  1386. * @}
  1387. */