stm32f1xx_ll_dma.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_ll_dma.c
  4. * @author MCD Application Team
  5. * @brief DMA LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. #if defined(USE_FULL_LL_DRIVER)
  20. /* Includes ------------------------------------------------------------------*/
  21. #include "stm32f1xx_ll_dma.h"
  22. #include "stm32f1xx_ll_bus.h"
  23. #ifdef USE_FULL_ASSERT
  24. #include "stm32_assert.h"
  25. #else
  26. #define assert_param(expr) ((void)0U)
  27. #endif
  28. /** @addtogroup STM32F1xx_LL_Driver
  29. * @{
  30. */
  31. #if defined (DMA1) || defined (DMA2)
  32. /** @defgroup DMA_LL DMA
  33. * @{
  34. */
  35. /* Private types -------------------------------------------------------------*/
  36. /* Private variables ---------------------------------------------------------*/
  37. /* Private constants ---------------------------------------------------------*/
  38. /* Private macros ------------------------------------------------------------*/
  39. /** @addtogroup DMA_LL_Private_Macros
  40. * @{
  41. */
  42. #define IS_LL_DMA_DIRECTION(__VALUE__) (((__VALUE__) == LL_DMA_DIRECTION_PERIPH_TO_MEMORY) || \
  43. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_PERIPH) || \
  44. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_MEMORY))
  45. #define IS_LL_DMA_MODE(__VALUE__) (((__VALUE__) == LL_DMA_MODE_NORMAL) || \
  46. ((__VALUE__) == LL_DMA_MODE_CIRCULAR))
  47. #define IS_LL_DMA_PERIPHINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_PERIPH_INCREMENT) || \
  48. ((__VALUE__) == LL_DMA_PERIPH_NOINCREMENT))
  49. #define IS_LL_DMA_MEMORYINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_MEMORY_INCREMENT) || \
  50. ((__VALUE__) == LL_DMA_MEMORY_NOINCREMENT))
  51. #define IS_LL_DMA_PERIPHDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_PDATAALIGN_BYTE) || \
  52. ((__VALUE__) == LL_DMA_PDATAALIGN_HALFWORD) || \
  53. ((__VALUE__) == LL_DMA_PDATAALIGN_WORD))
  54. #define IS_LL_DMA_MEMORYDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_MDATAALIGN_BYTE) || \
  55. ((__VALUE__) == LL_DMA_MDATAALIGN_HALFWORD) || \
  56. ((__VALUE__) == LL_DMA_MDATAALIGN_WORD))
  57. #define IS_LL_DMA_NBDATA(__VALUE__) ((__VALUE__) <= 0x0000FFFFU)
  58. #define IS_LL_DMA_PRIORITY(__VALUE__) (((__VALUE__) == LL_DMA_PRIORITY_LOW) || \
  59. ((__VALUE__) == LL_DMA_PRIORITY_MEDIUM) || \
  60. ((__VALUE__) == LL_DMA_PRIORITY_HIGH) || \
  61. ((__VALUE__) == LL_DMA_PRIORITY_VERYHIGH))
  62. #if defined (DMA2)
  63. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  64. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  65. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  66. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  67. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  68. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  69. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  70. ((CHANNEL) == LL_DMA_CHANNEL_7))) || \
  71. (((INSTANCE) == DMA2) && \
  72. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  73. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  74. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  75. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  76. ((CHANNEL) == LL_DMA_CHANNEL_5))))
  77. #else
  78. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  79. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  80. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  81. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  82. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  83. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  84. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  85. ((CHANNEL) == LL_DMA_CHANNEL_7))))
  86. #endif
  87. /**
  88. * @}
  89. */
  90. /* Private function prototypes -----------------------------------------------*/
  91. /* Exported functions --------------------------------------------------------*/
  92. /** @addtogroup DMA_LL_Exported_Functions
  93. * @{
  94. */
  95. /** @addtogroup DMA_LL_EF_Init
  96. * @{
  97. */
  98. /**
  99. * @brief De-initialize the DMA registers to their default reset values.
  100. * @param DMAx DMAx Instance
  101. * @param Channel This parameter can be one of the following values:
  102. * @arg @ref LL_DMA_CHANNEL_1
  103. * @arg @ref LL_DMA_CHANNEL_2
  104. * @arg @ref LL_DMA_CHANNEL_3
  105. * @arg @ref LL_DMA_CHANNEL_4
  106. * @arg @ref LL_DMA_CHANNEL_5
  107. * @arg @ref LL_DMA_CHANNEL_6
  108. * @arg @ref LL_DMA_CHANNEL_7
  109. * @retval An ErrorStatus enumeration value:
  110. * - SUCCESS: DMA registers are de-initialized
  111. * - ERROR: DMA registers are not de-initialized
  112. */
  113. uint32_t LL_DMA_DeInit(DMA_TypeDef *DMAx, uint32_t Channel)
  114. {
  115. DMA_Channel_TypeDef *tmp = (DMA_Channel_TypeDef *)DMA1_Channel1;
  116. ErrorStatus status = SUCCESS;
  117. /* Check the DMA Instance DMAx and Channel parameters*/
  118. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel));
  119. tmp = (DMA_Channel_TypeDef *)(__LL_DMA_GET_CHANNEL_INSTANCE(DMAx, Channel));
  120. /* Disable the selected DMAx_Channely */
  121. CLEAR_BIT(tmp->CCR, DMA_CCR_EN);
  122. /* Reset DMAx_Channely control register */
  123. LL_DMA_WriteReg(tmp, CCR, 0U);
  124. /* Reset DMAx_Channely remaining bytes register */
  125. LL_DMA_WriteReg(tmp, CNDTR, 0U);
  126. /* Reset DMAx_Channely peripheral address register */
  127. LL_DMA_WriteReg(tmp, CPAR, 0U);
  128. /* Reset DMAx_Channely memory address register */
  129. LL_DMA_WriteReg(tmp, CMAR, 0U);
  130. if (Channel == LL_DMA_CHANNEL_1)
  131. {
  132. /* Reset interrupt pending bits for DMAx Channel1 */
  133. LL_DMA_ClearFlag_GI1(DMAx);
  134. }
  135. else if (Channel == LL_DMA_CHANNEL_2)
  136. {
  137. /* Reset interrupt pending bits for DMAx Channel2 */
  138. LL_DMA_ClearFlag_GI2(DMAx);
  139. }
  140. else if (Channel == LL_DMA_CHANNEL_3)
  141. {
  142. /* Reset interrupt pending bits for DMAx Channel3 */
  143. LL_DMA_ClearFlag_GI3(DMAx);
  144. }
  145. else if (Channel == LL_DMA_CHANNEL_4)
  146. {
  147. /* Reset interrupt pending bits for DMAx Channel4 */
  148. LL_DMA_ClearFlag_GI4(DMAx);
  149. }
  150. else if (Channel == LL_DMA_CHANNEL_5)
  151. {
  152. /* Reset interrupt pending bits for DMAx Channel5 */
  153. LL_DMA_ClearFlag_GI5(DMAx);
  154. }
  155. else if (Channel == LL_DMA_CHANNEL_6)
  156. {
  157. /* Reset interrupt pending bits for DMAx Channel6 */
  158. LL_DMA_ClearFlag_GI6(DMAx);
  159. }
  160. else if (Channel == LL_DMA_CHANNEL_7)
  161. {
  162. /* Reset interrupt pending bits for DMAx Channel7 */
  163. LL_DMA_ClearFlag_GI7(DMAx);
  164. }
  165. else
  166. {
  167. status = ERROR;
  168. }
  169. return status;
  170. }
  171. /**
  172. * @brief Initialize the DMA registers according to the specified parameters in DMA_InitStruct.
  173. * @note To convert DMAx_Channely Instance to DMAx Instance and Channely, use helper macros :
  174. * @arg @ref __LL_DMA_GET_INSTANCE
  175. * @arg @ref __LL_DMA_GET_CHANNEL
  176. * @param DMAx DMAx Instance
  177. * @param Channel This parameter can be one of the following values:
  178. * @arg @ref LL_DMA_CHANNEL_1
  179. * @arg @ref LL_DMA_CHANNEL_2
  180. * @arg @ref LL_DMA_CHANNEL_3
  181. * @arg @ref LL_DMA_CHANNEL_4
  182. * @arg @ref LL_DMA_CHANNEL_5
  183. * @arg @ref LL_DMA_CHANNEL_6
  184. * @arg @ref LL_DMA_CHANNEL_7
  185. * @param DMA_InitStruct pointer to a @ref LL_DMA_InitTypeDef structure.
  186. * @retval An ErrorStatus enumeration value:
  187. * - SUCCESS: DMA registers are initialized
  188. * - ERROR: Not applicable
  189. */
  190. uint32_t LL_DMA_Init(DMA_TypeDef *DMAx, uint32_t Channel, LL_DMA_InitTypeDef *DMA_InitStruct)
  191. {
  192. /* Check the DMA Instance DMAx and Channel parameters*/
  193. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel));
  194. /* Check the DMA parameters from DMA_InitStruct */
  195. assert_param(IS_LL_DMA_DIRECTION(DMA_InitStruct->Direction));
  196. assert_param(IS_LL_DMA_MODE(DMA_InitStruct->Mode));
  197. assert_param(IS_LL_DMA_PERIPHINCMODE(DMA_InitStruct->PeriphOrM2MSrcIncMode));
  198. assert_param(IS_LL_DMA_MEMORYINCMODE(DMA_InitStruct->MemoryOrM2MDstIncMode));
  199. assert_param(IS_LL_DMA_PERIPHDATASIZE(DMA_InitStruct->PeriphOrM2MSrcDataSize));
  200. assert_param(IS_LL_DMA_MEMORYDATASIZE(DMA_InitStruct->MemoryOrM2MDstDataSize));
  201. assert_param(IS_LL_DMA_NBDATA(DMA_InitStruct->NbData));
  202. assert_param(IS_LL_DMA_PRIORITY(DMA_InitStruct->Priority));
  203. /*---------------------------- DMAx CCR Configuration ------------------------
  204. * Configure DMAx_Channely: data transfer direction, data transfer mode,
  205. * peripheral and memory increment mode,
  206. * data size alignment and priority level with parameters :
  207. * - Direction: DMA_CCR_DIR and DMA_CCR_MEM2MEM bits
  208. * - Mode: DMA_CCR_CIRC bit
  209. * - PeriphOrM2MSrcIncMode: DMA_CCR_PINC bit
  210. * - MemoryOrM2MDstIncMode: DMA_CCR_MINC bit
  211. * - PeriphOrM2MSrcDataSize: DMA_CCR_PSIZE[1:0] bits
  212. * - MemoryOrM2MDstDataSize: DMA_CCR_MSIZE[1:0] bits
  213. * - Priority: DMA_CCR_PL[1:0] bits
  214. */
  215. LL_DMA_ConfigTransfer(DMAx, Channel, DMA_InitStruct->Direction | \
  216. DMA_InitStruct->Mode | \
  217. DMA_InitStruct->PeriphOrM2MSrcIncMode | \
  218. DMA_InitStruct->MemoryOrM2MDstIncMode | \
  219. DMA_InitStruct->PeriphOrM2MSrcDataSize | \
  220. DMA_InitStruct->MemoryOrM2MDstDataSize | \
  221. DMA_InitStruct->Priority);
  222. /*-------------------------- DMAx CMAR Configuration -------------------------
  223. * Configure the memory or destination base address with parameter :
  224. * - MemoryOrM2MDstAddress: DMA_CMAR_MA[31:0] bits
  225. */
  226. LL_DMA_SetMemoryAddress(DMAx, Channel, DMA_InitStruct->MemoryOrM2MDstAddress);
  227. /*-------------------------- DMAx CPAR Configuration -------------------------
  228. * Configure the peripheral or source base address with parameter :
  229. * - PeriphOrM2MSrcAddress: DMA_CPAR_PA[31:0] bits
  230. */
  231. LL_DMA_SetPeriphAddress(DMAx, Channel, DMA_InitStruct->PeriphOrM2MSrcAddress);
  232. /*--------------------------- DMAx CNDTR Configuration -----------------------
  233. * Configure the peripheral base address with parameter :
  234. * - NbData: DMA_CNDTR_NDT[15:0] bits
  235. */
  236. LL_DMA_SetDataLength(DMAx, Channel, DMA_InitStruct->NbData);
  237. return SUCCESS;
  238. }
  239. /**
  240. * @brief Set each @ref LL_DMA_InitTypeDef field to default value.
  241. * @param DMA_InitStruct Pointer to a @ref LL_DMA_InitTypeDef structure.
  242. * @retval None
  243. */
  244. void LL_DMA_StructInit(LL_DMA_InitTypeDef *DMA_InitStruct)
  245. {
  246. /* Set DMA_InitStruct fields to default values */
  247. DMA_InitStruct->PeriphOrM2MSrcAddress = 0x00000000U;
  248. DMA_InitStruct->MemoryOrM2MDstAddress = 0x00000000U;
  249. DMA_InitStruct->Direction = LL_DMA_DIRECTION_PERIPH_TO_MEMORY;
  250. DMA_InitStruct->Mode = LL_DMA_MODE_NORMAL;
  251. DMA_InitStruct->PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  252. DMA_InitStruct->MemoryOrM2MDstIncMode = LL_DMA_MEMORY_NOINCREMENT;
  253. DMA_InitStruct->PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_BYTE;
  254. DMA_InitStruct->MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_BYTE;
  255. DMA_InitStruct->NbData = 0x00000000U;
  256. DMA_InitStruct->Priority = LL_DMA_PRIORITY_LOW;
  257. }
  258. /**
  259. * @}
  260. */
  261. /**
  262. * @}
  263. */
  264. /**
  265. * @}
  266. */
  267. #endif /* DMA1 || DMA2 */
  268. /**
  269. * @}
  270. */
  271. #endif /* USE_FULL_LL_DRIVER */
  272. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/