stm32l4xx_ll_dma.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /**
  2. ******************************************************************************
  3. * @file stm32l4xx_ll_dma.c
  4. * @author MCD Application Team
  5. * @brief DMA LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. #if defined(USE_FULL_LL_DRIVER)
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "stm32l4xx_ll_dma.h"
  21. #include "stm32l4xx_ll_bus.h"
  22. #ifdef USE_FULL_ASSERT
  23. #include "stm32_assert.h"
  24. #else
  25. #define assert_param(expr) ((void)0U)
  26. #endif
  27. /** @addtogroup STM32L4xx_LL_Driver
  28. * @{
  29. */
  30. #if defined (DMA1) || defined (DMA2)
  31. /** @defgroup DMA_LL DMA
  32. * @{
  33. */
  34. /* Private types -------------------------------------------------------------*/
  35. /* Private variables ---------------------------------------------------------*/
  36. /* Private constants ---------------------------------------------------------*/
  37. /* Private macros ------------------------------------------------------------*/
  38. /** @addtogroup DMA_LL_Private_Macros
  39. * @{
  40. */
  41. #define IS_LL_DMA_DIRECTION(__VALUE__) (((__VALUE__) == LL_DMA_DIRECTION_PERIPH_TO_MEMORY) || \
  42. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_PERIPH) || \
  43. ((__VALUE__) == LL_DMA_DIRECTION_MEMORY_TO_MEMORY))
  44. #define IS_LL_DMA_MODE(__VALUE__) (((__VALUE__) == LL_DMA_MODE_NORMAL) || \
  45. ((__VALUE__) == LL_DMA_MODE_CIRCULAR))
  46. #define IS_LL_DMA_PERIPHINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_PERIPH_INCREMENT) || \
  47. ((__VALUE__) == LL_DMA_PERIPH_NOINCREMENT))
  48. #define IS_LL_DMA_MEMORYINCMODE(__VALUE__) (((__VALUE__) == LL_DMA_MEMORY_INCREMENT) || \
  49. ((__VALUE__) == LL_DMA_MEMORY_NOINCREMENT))
  50. #define IS_LL_DMA_PERIPHDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_PDATAALIGN_BYTE) || \
  51. ((__VALUE__) == LL_DMA_PDATAALIGN_HALFWORD) || \
  52. ((__VALUE__) == LL_DMA_PDATAALIGN_WORD))
  53. #define IS_LL_DMA_MEMORYDATASIZE(__VALUE__) (((__VALUE__) == LL_DMA_MDATAALIGN_BYTE) || \
  54. ((__VALUE__) == LL_DMA_MDATAALIGN_HALFWORD) || \
  55. ((__VALUE__) == LL_DMA_MDATAALIGN_WORD))
  56. #define IS_LL_DMA_NBDATA(__VALUE__) ((__VALUE__) <= 0x0000FFFFU)
  57. #if defined(DMAMUX1)
  58. #define IS_LL_DMA_PERIPHREQUEST(__VALUE__) ((__VALUE__) <= 93U)
  59. #else
  60. #define IS_LL_DMA_PERIPHREQUEST(__VALUE__) (((__VALUE__) == LL_DMA_REQUEST_0) || \
  61. ((__VALUE__) == LL_DMA_REQUEST_1) || \
  62. ((__VALUE__) == LL_DMA_REQUEST_2) || \
  63. ((__VALUE__) == LL_DMA_REQUEST_3) || \
  64. ((__VALUE__) == LL_DMA_REQUEST_4) || \
  65. ((__VALUE__) == LL_DMA_REQUEST_5) || \
  66. ((__VALUE__) == LL_DMA_REQUEST_6) || \
  67. ((__VALUE__) == LL_DMA_REQUEST_7))
  68. #endif /* DMAMUX1 */
  69. #define IS_LL_DMA_PRIORITY(__VALUE__) (((__VALUE__) == LL_DMA_PRIORITY_LOW) || \
  70. ((__VALUE__) == LL_DMA_PRIORITY_MEDIUM) || \
  71. ((__VALUE__) == LL_DMA_PRIORITY_HIGH) || \
  72. ((__VALUE__) == LL_DMA_PRIORITY_VERYHIGH))
  73. #if defined (DMA2)
  74. #if defined (DMA2_Channel6) && defined (DMA2_Channel7)
  75. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  76. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  77. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  78. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  79. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  80. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  81. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  82. ((CHANNEL) == LL_DMA_CHANNEL_7))) || \
  83. (((INSTANCE) == DMA2) && \
  84. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  85. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  86. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  87. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  88. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  89. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  90. ((CHANNEL) == LL_DMA_CHANNEL_7))))
  91. #else
  92. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  93. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  94. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  95. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  96. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  97. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  98. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  99. ((CHANNEL) == LL_DMA_CHANNEL_7))) || \
  100. (((INSTANCE) == DMA2) && \
  101. (((CHANNEL) == LL_DMA_CHANNEL_1) || \
  102. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  103. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  104. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  105. ((CHANNEL) == LL_DMA_CHANNEL_5))))
  106. #endif
  107. #else
  108. #define IS_LL_DMA_ALL_CHANNEL_INSTANCE(INSTANCE, CHANNEL) ((((INSTANCE) == DMA1) && \
  109. (((CHANNEL) == LL_DMA_CHANNEL_1)|| \
  110. ((CHANNEL) == LL_DMA_CHANNEL_2) || \
  111. ((CHANNEL) == LL_DMA_CHANNEL_3) || \
  112. ((CHANNEL) == LL_DMA_CHANNEL_4) || \
  113. ((CHANNEL) == LL_DMA_CHANNEL_5) || \
  114. ((CHANNEL) == LL_DMA_CHANNEL_6) || \
  115. ((CHANNEL) == LL_DMA_CHANNEL_7))))
  116. #endif
  117. /**
  118. * @}
  119. */
  120. /* Private function prototypes -----------------------------------------------*/
  121. /* Exported functions --------------------------------------------------------*/
  122. /** @addtogroup DMA_LL_Exported_Functions
  123. * @{
  124. */
  125. /** @addtogroup DMA_LL_EF_Init
  126. * @{
  127. */
  128. /**
  129. * @brief De-initialize the DMA registers to their default reset values.
  130. * @param DMAx DMAx Instance
  131. * @param Channel This parameter can be one of the following values:
  132. * @arg @ref LL_DMA_CHANNEL_1
  133. * @arg @ref LL_DMA_CHANNEL_2
  134. * @arg @ref LL_DMA_CHANNEL_3
  135. * @arg @ref LL_DMA_CHANNEL_4
  136. * @arg @ref LL_DMA_CHANNEL_5
  137. * @arg @ref LL_DMA_CHANNEL_6
  138. * @arg @ref LL_DMA_CHANNEL_7
  139. * @arg @ref LL_DMA_CHANNEL_ALL
  140. * @retval An ErrorStatus enumeration value:
  141. * - SUCCESS: DMA registers are de-initialized
  142. * - ERROR: DMA registers are not de-initialized
  143. */
  144. ErrorStatus LL_DMA_DeInit(DMA_TypeDef *DMAx, uint32_t Channel)
  145. {
  146. ErrorStatus status = SUCCESS;
  147. DMA_Channel_TypeDef *tmp;
  148. /* Check the DMA Instance DMAx and Channel parameters*/
  149. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel) || (Channel == LL_DMA_CHANNEL_ALL));
  150. if (Channel == LL_DMA_CHANNEL_ALL)
  151. {
  152. if (DMAx == DMA1)
  153. {
  154. /* Force reset of DMA clock */
  155. LL_AHB1_GRP1_ForceReset(LL_AHB1_GRP1_PERIPH_DMA1);
  156. /* Release reset of DMA clock */
  157. LL_AHB1_GRP1_ReleaseReset(LL_AHB1_GRP1_PERIPH_DMA1);
  158. }
  159. #if defined(DMA2)
  160. else if (DMAx == DMA2)
  161. {
  162. /* Force reset of DMA clock */
  163. LL_AHB1_GRP1_ForceReset(LL_AHB1_GRP1_PERIPH_DMA2);
  164. /* Release reset of DMA clock */
  165. LL_AHB1_GRP1_ReleaseReset(LL_AHB1_GRP1_PERIPH_DMA2);
  166. }
  167. #endif
  168. else
  169. {
  170. status = ERROR;
  171. }
  172. }
  173. else
  174. {
  175. tmp = (DMA_Channel_TypeDef *)(__LL_DMA_GET_CHANNEL_INSTANCE(DMAx, Channel));
  176. /* Disable the selected DMAx_Channely */
  177. CLEAR_BIT(tmp->CCR, DMA_CCR_EN);
  178. /* Reset DMAx_Channely control register */
  179. WRITE_REG(tmp->CCR, 0U);
  180. /* Reset DMAx_Channely remaining bytes register */
  181. WRITE_REG(tmp->CNDTR, 0U);
  182. /* Reset DMAx_Channely peripheral address register */
  183. WRITE_REG(tmp->CPAR, 0U);
  184. /* Reset DMAx_Channely memory 0 address register */
  185. WRITE_REG(tmp->CMAR, 0U);
  186. #if defined(DMAMUX1)
  187. /* Reset Request register field for DMAx Channel */
  188. LL_DMA_SetPeriphRequest(DMAx, Channel, LL_DMAMUX_REQ_MEM2MEM);
  189. #else
  190. /* Reset Request register field for DMAx Channel */
  191. LL_DMA_SetPeriphRequest(DMAx, Channel, LL_DMA_REQUEST_0);
  192. #endif /* DMAMUX1 */
  193. if (Channel == LL_DMA_CHANNEL_1)
  194. {
  195. /* Reset interrupt pending bits for DMAx Channel1 */
  196. LL_DMA_ClearFlag_GI1(DMAx);
  197. }
  198. else if (Channel == LL_DMA_CHANNEL_2)
  199. {
  200. /* Reset interrupt pending bits for DMAx Channel2 */
  201. LL_DMA_ClearFlag_GI2(DMAx);
  202. }
  203. else if (Channel == LL_DMA_CHANNEL_3)
  204. {
  205. /* Reset interrupt pending bits for DMAx Channel3 */
  206. LL_DMA_ClearFlag_GI3(DMAx);
  207. }
  208. else if (Channel == LL_DMA_CHANNEL_4)
  209. {
  210. /* Reset interrupt pending bits for DMAx Channel4 */
  211. LL_DMA_ClearFlag_GI4(DMAx);
  212. }
  213. else if (Channel == LL_DMA_CHANNEL_5)
  214. {
  215. /* Reset interrupt pending bits for DMAx Channel5 */
  216. LL_DMA_ClearFlag_GI5(DMAx);
  217. }
  218. else if (Channel == LL_DMA_CHANNEL_6)
  219. {
  220. /* Reset interrupt pending bits for DMAx Channel6 */
  221. LL_DMA_ClearFlag_GI6(DMAx);
  222. }
  223. else if (Channel == LL_DMA_CHANNEL_7)
  224. {
  225. /* Reset interrupt pending bits for DMAx Channel7 */
  226. LL_DMA_ClearFlag_GI7(DMAx);
  227. }
  228. else
  229. {
  230. status = ERROR;
  231. }
  232. }
  233. return status;
  234. }
  235. /**
  236. * @brief Initialize the DMA registers according to the specified parameters in DMA_InitStruct.
  237. * @note To convert DMAx_Channely Instance to DMAx Instance and Channely, use helper macros :
  238. * @arg @ref __LL_DMA_GET_INSTANCE
  239. * @arg @ref __LL_DMA_GET_CHANNEL
  240. * @param DMAx DMAx Instance
  241. * @param Channel This parameter can be one of the following values:
  242. * @arg @ref LL_DMA_CHANNEL_1
  243. * @arg @ref LL_DMA_CHANNEL_2
  244. * @arg @ref LL_DMA_CHANNEL_3
  245. * @arg @ref LL_DMA_CHANNEL_4
  246. * @arg @ref LL_DMA_CHANNEL_5
  247. * @arg @ref LL_DMA_CHANNEL_6
  248. * @arg @ref LL_DMA_CHANNEL_7
  249. * @param DMA_InitStruct pointer to a @ref LL_DMA_InitTypeDef structure.
  250. * @retval An ErrorStatus enumeration value:
  251. * - SUCCESS: DMA registers are initialized
  252. * - ERROR: Not applicable
  253. */
  254. ErrorStatus LL_DMA_Init(DMA_TypeDef *DMAx, uint32_t Channel, LL_DMA_InitTypeDef *DMA_InitStruct)
  255. {
  256. /* Check the DMA Instance DMAx and Channel parameters*/
  257. assert_param(IS_LL_DMA_ALL_CHANNEL_INSTANCE(DMAx, Channel));
  258. /* Check the DMA parameters from DMA_InitStruct */
  259. assert_param(IS_LL_DMA_DIRECTION(DMA_InitStruct->Direction));
  260. assert_param(IS_LL_DMA_MODE(DMA_InitStruct->Mode));
  261. assert_param(IS_LL_DMA_PERIPHINCMODE(DMA_InitStruct->PeriphOrM2MSrcIncMode));
  262. assert_param(IS_LL_DMA_MEMORYINCMODE(DMA_InitStruct->MemoryOrM2MDstIncMode));
  263. assert_param(IS_LL_DMA_PERIPHDATASIZE(DMA_InitStruct->PeriphOrM2MSrcDataSize));
  264. assert_param(IS_LL_DMA_MEMORYDATASIZE(DMA_InitStruct->MemoryOrM2MDstDataSize));
  265. assert_param(IS_LL_DMA_NBDATA(DMA_InitStruct->NbData));
  266. assert_param(IS_LL_DMA_PERIPHREQUEST(DMA_InitStruct->PeriphRequest));
  267. assert_param(IS_LL_DMA_PRIORITY(DMA_InitStruct->Priority));
  268. /*---------------------------- DMAx CCR Configuration ------------------------
  269. * Configure DMAx_Channely: data transfer direction, data transfer mode,
  270. * peripheral and memory increment mode,
  271. * data size alignment and priority level with parameters :
  272. * - Direction: DMA_CCR_DIR and DMA_CCR_MEM2MEM bits
  273. * - Mode: DMA_CCR_CIRC bit
  274. * - PeriphOrM2MSrcIncMode: DMA_CCR_PINC bit
  275. * - MemoryOrM2MDstIncMode: DMA_CCR_MINC bit
  276. * - PeriphOrM2MSrcDataSize: DMA_CCR_PSIZE[1:0] bits
  277. * - MemoryOrM2MDstDataSize: DMA_CCR_MSIZE[1:0] bits
  278. * - Priority: DMA_CCR_PL[1:0] bits
  279. */
  280. LL_DMA_ConfigTransfer(DMAx, Channel, DMA_InitStruct->Direction | \
  281. DMA_InitStruct->Mode | \
  282. DMA_InitStruct->PeriphOrM2MSrcIncMode | \
  283. DMA_InitStruct->MemoryOrM2MDstIncMode | \
  284. DMA_InitStruct->PeriphOrM2MSrcDataSize | \
  285. DMA_InitStruct->MemoryOrM2MDstDataSize | \
  286. DMA_InitStruct->Priority);
  287. /*-------------------------- DMAx CMAR Configuration -------------------------
  288. * Configure the memory or destination base address with parameter :
  289. * - MemoryOrM2MDstAddress: DMA_CMAR_MA[31:0] bits
  290. */
  291. LL_DMA_SetMemoryAddress(DMAx, Channel, DMA_InitStruct->MemoryOrM2MDstAddress);
  292. /*-------------------------- DMAx CPAR Configuration -------------------------
  293. * Configure the peripheral or source base address with parameter :
  294. * - PeriphOrM2MSrcAddress: DMA_CPAR_PA[31:0] bits
  295. */
  296. LL_DMA_SetPeriphAddress(DMAx, Channel, DMA_InitStruct->PeriphOrM2MSrcAddress);
  297. /*--------------------------- DMAx CNDTR Configuration -----------------------
  298. * Configure the peripheral base address with parameter :
  299. * - NbData: DMA_CNDTR_NDT[15:0] bits
  300. */
  301. LL_DMA_SetDataLength(DMAx, Channel, DMA_InitStruct->NbData);
  302. #if defined(DMAMUX1)
  303. /*--------------------------- DMAMUXx CCR Configuration ----------------------
  304. * Configure the DMA request for DMA Channels on DMAMUX Channel x with parameter :
  305. * - PeriphRequest: DMA_CxCR[7:0] bits
  306. */
  307. LL_DMA_SetPeriphRequest(DMAx, Channel, DMA_InitStruct->PeriphRequest);
  308. #else
  309. /*--------------------------- DMAx CSELR Configuration -----------------------
  310. * Configure the DMA request for DMA instance on Channel x with parameter :
  311. * - PeriphRequest: DMA_CSELR[31:0] bits
  312. */
  313. LL_DMA_SetPeriphRequest(DMAx, Channel, DMA_InitStruct->PeriphRequest);
  314. #endif /* DMAMUX1 */
  315. return SUCCESS;
  316. }
  317. /**
  318. * @brief Set each @ref LL_DMA_InitTypeDef field to default value.
  319. * @param DMA_InitStruct Pointer to a @ref LL_DMA_InitTypeDef structure.
  320. * @retval None
  321. */
  322. void LL_DMA_StructInit(LL_DMA_InitTypeDef *DMA_InitStruct)
  323. {
  324. /* Set DMA_InitStruct fields to default values */
  325. DMA_InitStruct->PeriphOrM2MSrcAddress = 0x00000000U;
  326. DMA_InitStruct->MemoryOrM2MDstAddress = 0x00000000U;
  327. DMA_InitStruct->Direction = LL_DMA_DIRECTION_PERIPH_TO_MEMORY;
  328. DMA_InitStruct->Mode = LL_DMA_MODE_NORMAL;
  329. DMA_InitStruct->PeriphOrM2MSrcIncMode = LL_DMA_PERIPH_NOINCREMENT;
  330. DMA_InitStruct->MemoryOrM2MDstIncMode = LL_DMA_MEMORY_NOINCREMENT;
  331. DMA_InitStruct->PeriphOrM2MSrcDataSize = LL_DMA_PDATAALIGN_BYTE;
  332. DMA_InitStruct->MemoryOrM2MDstDataSize = LL_DMA_MDATAALIGN_BYTE;
  333. DMA_InitStruct->NbData = 0x00000000U;
  334. #if defined(DMAMUX1)
  335. DMA_InitStruct->PeriphRequest = LL_DMAMUX_REQ_MEM2MEM;
  336. #else
  337. DMA_InitStruct->PeriphRequest = LL_DMA_REQUEST_0;
  338. #endif /* DMAMUX1 */
  339. DMA_InitStruct->Priority = LL_DMA_PRIORITY_LOW;
  340. }
  341. /**
  342. * @}
  343. */
  344. /**
  345. * @}
  346. */
  347. /**
  348. * @}
  349. */
  350. #endif /* DMA1 || DMA2 */
  351. /**
  352. * @}
  353. */
  354. #endif /* USE_FULL_LL_DRIVER */