stm32l4xx_hal_dac.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611
  1. /**
  2. ******************************************************************************
  3. * @file stm32l4xx_hal_dac.h
  4. * @author MCD Application Team
  5. * @brief Header file of DAC HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. /* Define to prevent recursive inclusion -------------------------------------*/
  19. #ifndef STM32L4xx_HAL_DAC_H
  20. #define STM32L4xx_HAL_DAC_H
  21. #ifdef __cplusplus
  22. extern "C" {
  23. #endif
  24. /** @addtogroup STM32L4xx_HAL_Driver
  25. * @{
  26. */
  27. /* Includes ------------------------------------------------------------------*/
  28. #include "stm32l4xx_hal_def.h"
  29. #if defined(DAC1)
  30. /** @addtogroup DAC
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup DAC_Exported_Types DAC Exported Types
  35. * @{
  36. */
  37. /**
  38. * @brief HAL State structures definition
  39. */
  40. typedef enum
  41. {
  42. HAL_DAC_STATE_RESET = 0x00U, /*!< DAC not yet initialized or disabled */
  43. HAL_DAC_STATE_READY = 0x01U, /*!< DAC initialized and ready for use */
  44. HAL_DAC_STATE_BUSY = 0x02U, /*!< DAC internal processing is ongoing */
  45. HAL_DAC_STATE_TIMEOUT = 0x03U, /*!< DAC timeout state */
  46. HAL_DAC_STATE_ERROR = 0x04U /*!< DAC error state */
  47. } HAL_DAC_StateTypeDef;
  48. /**
  49. * @brief DAC handle Structure definition
  50. */
  51. #if (USE_HAL_DAC_REGISTER_CALLBACKS == 1)
  52. typedef struct __DAC_HandleTypeDef
  53. #else
  54. typedef struct
  55. #endif
  56. {
  57. DAC_TypeDef *Instance; /*!< Register base address */
  58. __IO HAL_DAC_StateTypeDef State; /*!< DAC communication state */
  59. HAL_LockTypeDef Lock; /*!< DAC locking object */
  60. DMA_HandleTypeDef *DMA_Handle1; /*!< Pointer DMA handler for channel 1 */
  61. DMA_HandleTypeDef *DMA_Handle2; /*!< Pointer DMA handler for channel 2 */
  62. __IO uint32_t ErrorCode; /*!< DAC Error code */
  63. #if (USE_HAL_DAC_REGISTER_CALLBACKS == 1)
  64. void (* ConvCpltCallbackCh1) (struct __DAC_HandleTypeDef *hdac);
  65. void (* ConvHalfCpltCallbackCh1) (struct __DAC_HandleTypeDef *hdac);
  66. void (* ErrorCallbackCh1) (struct __DAC_HandleTypeDef *hdac);
  67. void (* DMAUnderrunCallbackCh1) (struct __DAC_HandleTypeDef *hdac);
  68. void (* ConvCpltCallbackCh2) (struct __DAC_HandleTypeDef *hdac);
  69. void (* ConvHalfCpltCallbackCh2) (struct __DAC_HandleTypeDef *hdac);
  70. void (* ErrorCallbackCh2) (struct __DAC_HandleTypeDef *hdac);
  71. void (* DMAUnderrunCallbackCh2) (struct __DAC_HandleTypeDef *hdac);
  72. void (* MspInitCallback) (struct __DAC_HandleTypeDef *hdac);
  73. void (* MspDeInitCallback ) (struct __DAC_HandleTypeDef *hdac);
  74. #endif /* USE_HAL_DAC_REGISTER_CALLBACKS */
  75. } DAC_HandleTypeDef;
  76. /**
  77. * @brief DAC Configuration sample and hold Channel structure definition
  78. */
  79. typedef struct
  80. {
  81. uint32_t DAC_SampleTime ; /*!< Specifies the Sample time for the selected channel.
  82. This parameter applies when DAC_SampleAndHold is DAC_SAMPLEANDHOLD_ENABLE.
  83. This parameter must be a number between Min_Data = 0 and Max_Data = 1023 */
  84. uint32_t DAC_HoldTime ; /*!< Specifies the hold time for the selected channel
  85. This parameter applies when DAC_SampleAndHold is DAC_SAMPLEANDHOLD_ENABLE.
  86. This parameter must be a number between Min_Data = 0 and Max_Data = 1023 */
  87. uint32_t DAC_RefreshTime ; /*!< Specifies the refresh time for the selected channel
  88. This parameter applies when DAC_SampleAndHold is DAC_SAMPLEANDHOLD_ENABLE.
  89. This parameter must be a number between Min_Data = 0 and Max_Data = 255 */
  90. } DAC_SampleAndHoldConfTypeDef;
  91. /**
  92. * @brief DAC Configuration regular Channel structure definition
  93. */
  94. typedef struct
  95. {
  96. #if defined (STM32L4P5xx) || defined (STM32L4Q5xx) || defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx)
  97. uint32_t DAC_HighFrequency; /*!< Specifies the frequency interface mode
  98. This parameter can be a value of @ref DAC_HighFrequency */
  99. #endif /* STM32L4P5xx STM32L4Q5xx STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */
  100. uint32_t DAC_SampleAndHold; /*!< Specifies whether the DAC mode.
  101. This parameter can be a value of @ref DAC_SampleAndHold */
  102. uint32_t DAC_Trigger; /*!< Specifies the external trigger for the selected DAC channel.
  103. This parameter can be a value of @ref DAC_trigger_selection */
  104. uint32_t DAC_OutputBuffer; /*!< Specifies whether the DAC channel output buffer is enabled or disabled.
  105. This parameter can be a value of @ref DAC_output_buffer */
  106. uint32_t DAC_ConnectOnChipPeripheral ; /*!< Specifies whether the DAC output is connected or not to on chip peripheral .
  107. This parameter can be a value of @ref DAC_ConnectOnChipPeripheral */
  108. uint32_t DAC_UserTrimming; /*!< Specifies the trimming mode
  109. This parameter must be a value of @ref DAC_UserTrimming
  110. DAC_UserTrimming is either factory or user trimming */
  111. uint32_t DAC_TrimmingValue; /*!< Specifies the offset trimming value
  112. i.e. when DAC_SampleAndHold is DAC_TRIMMING_USER.
  113. This parameter must be a number between Min_Data = 1 and Max_Data = 31 */
  114. DAC_SampleAndHoldConfTypeDef DAC_SampleAndHoldConfig; /*!< Sample and Hold settings */
  115. } DAC_ChannelConfTypeDef;
  116. #if (USE_HAL_DAC_REGISTER_CALLBACKS == 1)
  117. /**
  118. * @brief HAL DAC Callback ID enumeration definition
  119. */
  120. typedef enum
  121. {
  122. HAL_DAC_CH1_COMPLETE_CB_ID = 0x00U, /*!< DAC CH1 Complete Callback ID */
  123. HAL_DAC_CH1_HALF_COMPLETE_CB_ID = 0x01U, /*!< DAC CH1 half Complete Callback ID */
  124. HAL_DAC_CH1_ERROR_ID = 0x02U, /*!< DAC CH1 error Callback ID */
  125. HAL_DAC_CH1_UNDERRUN_CB_ID = 0x03U, /*!< DAC CH1 underrun Callback ID */
  126. HAL_DAC_CH2_COMPLETE_CB_ID = 0x04U, /*!< DAC CH2 Complete Callback ID */
  127. HAL_DAC_CH2_HALF_COMPLETE_CB_ID = 0x05U, /*!< DAC CH2 half Complete Callback ID */
  128. HAL_DAC_CH2_ERROR_ID = 0x06U, /*!< DAC CH2 error Callback ID */
  129. HAL_DAC_CH2_UNDERRUN_CB_ID = 0x07U, /*!< DAC CH2 underrun Callback ID */
  130. HAL_DAC_MSPINIT_CB_ID = 0x08U, /*!< DAC MspInit Callback ID */
  131. HAL_DAC_MSPDEINIT_CB_ID = 0x09U, /*!< DAC MspDeInit Callback ID */
  132. HAL_DAC_ALL_CB_ID = 0x0AU /*!< DAC All ID */
  133. } HAL_DAC_CallbackIDTypeDef;
  134. /**
  135. * @brief HAL DAC Callback pointer definition
  136. */
  137. typedef void (*pDAC_CallbackTypeDef)(DAC_HandleTypeDef *hdac);
  138. #endif /* USE_HAL_DAC_REGISTER_CALLBACKS */
  139. /**
  140. * @}
  141. */
  142. /* Exported constants --------------------------------------------------------*/
  143. /** @defgroup DAC_Exported_Constants DAC Exported Constants
  144. * @{
  145. */
  146. /** @defgroup DAC_Error_Code DAC Error Code
  147. * @{
  148. */
  149. #define HAL_DAC_ERROR_NONE 0x00U /*!< No error */
  150. #define HAL_DAC_ERROR_DMAUNDERRUNCH1 0x01U /*!< DAC channel1 DMA underrun error */
  151. #define HAL_DAC_ERROR_DMAUNDERRUNCH2 0x02U /*!< DAC channel2 DMA underrun error */
  152. #define HAL_DAC_ERROR_DMA 0x04U /*!< DMA error */
  153. #define HAL_DAC_ERROR_TIMEOUT 0x08U /*!< Timeout error */
  154. #if (USE_HAL_DAC_REGISTER_CALLBACKS == 1)
  155. #define HAL_DAC_ERROR_INVALID_CALLBACK 0x10U /*!< Invalid callback error */
  156. #endif /* USE_HAL_DAC_REGISTER_CALLBACKS */
  157. /**
  158. * @}
  159. */
  160. /** @defgroup DAC_trigger_selection DAC trigger selection
  161. * @{
  162. */
  163. #if defined (STM32L431xx) || defined (STM32L432xx) || defined (STM32L433xx) || defined (STM32L442xx) || defined (STM32L443xx)
  164. #define DAC_TRIGGER_NONE 0x00000000U /*!< Conversion is automatic once the DAC_DHRxxxx register
  165. has been loaded, and not by external trigger */
  166. #define DAC_TRIGGER_T2_TRGO (DAC_CR_TSEL1_2 | DAC_CR_TEN1) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */
  167. #define DAC_TRIGGER_T6_TRGO ( DAC_CR_TEN1) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */
  168. #define DAC_TRIGGER_T7_TRGO ( DAC_CR_TSEL1_1 | DAC_CR_TEN1) /*!< TIM7 TRGO selected as external conversion trigger for DAC channel */
  169. #define DAC_TRIGGER_EXT_IT9 (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */
  170. #define DAC_TRIGGER_SOFTWARE ( DAC_CR_TSEL1 | DAC_CR_TEN1) /*!< Conversion started by software trigger for DAC channel */
  171. #endif /* STM32L431xx STM32L432xx STM32L433xx STM32L442xx STM32L443xx */
  172. #if defined (STM32L451xx) || defined (STM32L452xx) || defined (STM32L462xx)
  173. #define DAC_TRIGGER_NONE 0x00000000U /*!< Conversion is automatic once the DAC_DHRxxxx register
  174. has been loaded, and not by external trigger */
  175. #define DAC_TRIGGER_T2_TRGO (DAC_CR_TSEL1_2 | DAC_CR_TEN1) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */
  176. #define DAC_TRIGGER_T6_TRGO ( DAC_CR_TEN1) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */
  177. #define DAC_TRIGGER_EXT_IT9 (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */
  178. #define DAC_TRIGGER_SOFTWARE ( DAC_CR_TSEL1 | DAC_CR_TEN1) /*!< Conversion started by software trigger for DAC channel */
  179. #endif /* STM32L451xx STM32L452xx STM32L462xx */
  180. #if defined (STM32L471xx) || defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx) || defined (STM32L496xx) || defined (STM32L4A6xx)
  181. #define DAC_TRIGGER_NONE 0x00000000U /*!< Conversion is automatic once the DAC_DHRxxxx register
  182. has been loaded, and not by external trigger */
  183. #define DAC_TRIGGER_T2_TRGO (DAC_CR_TSEL1_2 | DAC_CR_TEN1) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */
  184. #define DAC_TRIGGER_T4_TRGO (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< TIM4 TRGO selected as external conversion trigger for DAC channel */
  185. #define DAC_TRIGGER_T5_TRGO ( DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< TIM5 TRGO selected as external conversion trigger for DAC channel */
  186. #define DAC_TRIGGER_T6_TRGO ( DAC_CR_TEN1) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */
  187. #define DAC_TRIGGER_T7_TRGO ( DAC_CR_TSEL1_1 | DAC_CR_TEN1) /*!< TIM7 TRGO selected as external conversion trigger for DAC channel */
  188. #define DAC_TRIGGER_T8_TRGO ( DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< TIM8 TRGO selected as external conversion trigger for DAC channel */
  189. #define DAC_TRIGGER_EXT_IT9 (DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */
  190. #define DAC_TRIGGER_SOFTWARE ( DAC_CR_TSEL1 | DAC_CR_TEN1) /*!< Conversion started by software trigger for DAC channel */
  191. #endif /* STM32L471xx STM32L475xx STM32L476xx STM32L485xx STM32L486xx STM32L496xx STM32L4A6xx*/
  192. #if defined (STM32L4P5xx) || defined (STM32L4Q5xx) || defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx)
  193. #define DAC_TRIGGER_NONE 0x00000000U /*!< conversion is automatic once the DAC_DHRxxxx register has been loaded, and not by external trigger */
  194. #define DAC_TRIGGER_SOFTWARE ( DAC_CR_TEN1) /*!< conversion started by software trigger for DAC channel */
  195. #define DAC_TRIGGER_T1_TRGO ( DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< TIM1 TRGO selected as external conversion trigger for DAC channel. */
  196. #define DAC_TRIGGER_T2_TRGO ( DAC_CR_TSEL1_1 | DAC_CR_TEN1) /*!< TIM2 TRGO selected as external conversion trigger for DAC channel */
  197. #define DAC_TRIGGER_T4_TRGO ( DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< TIM4 TRGO selected as external conversion trigger for DAC channel */
  198. #define DAC_TRIGGER_T5_TRGO ( DAC_CR_TSEL1_2 | DAC_CR_TEN1) /*!< TIM5 TRGO selected as external conversion trigger for DAC channel */
  199. #define DAC_TRIGGER_T6_TRGO ( DAC_CR_TSEL1_2 | DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< TIM6 TRGO selected as external conversion trigger for DAC channel */
  200. #define DAC_TRIGGER_T7_TRGO ( DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TEN1) /*!< TIM7 TRGO selected as external conversion trigger for DAC channel */
  201. #define DAC_TRIGGER_T8_TRGO ( DAC_CR_TSEL1_2 | DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< TIM8 TRGO selected as external conversion trigger for DAC channel */
  202. #define DAC_TRIGGER_T15_TRGO (DAC_CR_TSEL1_3 | DAC_CR_TEN1) /*!< TIM15 TRGO selected as external conversion trigger for DAC channel */
  203. #define DAC_TRIGGER_LPTIM1_OUT (DAC_CR_TSEL1_3 | DAC_CR_TSEL1_1 | DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< LPTIM1 OUT TRGO selected as external conversion trigger for DAC channel */
  204. #define DAC_TRIGGER_LPTIM2_OUT (DAC_CR_TSEL1_3 | DAC_CR_TSEL1_2 | DAC_CR_TEN1) /*!< LPTIM2 OUT TRGO selected as external conversion trigger for DAC channel */
  205. #define DAC_TRIGGER_EXT_IT9 (DAC_CR_TSEL1_3 | DAC_CR_TSEL1_2 | DAC_CR_TSEL1_0 | DAC_CR_TEN1) /*!< EXTI Line9 event selected as external conversion trigger for DAC channel */
  206. #endif /* STM32L4P5xx STM32L4Q5xx STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */
  207. /**
  208. * @}
  209. */
  210. /** @defgroup DAC_output_buffer DAC output buffer
  211. * @{
  212. */
  213. #define DAC_OUTPUTBUFFER_ENABLE 0x00000000U
  214. #define DAC_OUTPUTBUFFER_DISABLE (DAC_MCR_MODE1_1)
  215. /**
  216. * @}
  217. */
  218. /** @defgroup DAC_Channel_selection DAC Channel selection
  219. * @{
  220. */
  221. #define DAC_CHANNEL_1 0x00000000U
  222. #if defined (STM32L431xx) || defined (STM32L432xx) || defined (STM32L433xx) || defined (STM32L442xx) || defined (STM32L443xx) || \
  223. defined (STM32L471xx) || defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx) || defined (STM32L496xx) || defined (STM32L4A6xx) || \
  224. defined (STM32L4P5xx) || defined (STM32L4Q5xx) || \
  225. defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx)
  226. #define DAC_CHANNEL_2 0x00000010U
  227. #endif /* STM32L431xx STM32L432xx STM32L433xx STM32L442xx STM32L443xx */
  228. /* STM32L471xx STM32L475xx STM32L476xx STM32L485xx STM32L486xx STM32L496xx STM32L4A6xx */
  229. /* STM32L4P5xx STM32L4Q5xx */
  230. /* STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */
  231. /**
  232. * @}
  233. */
  234. /** @defgroup DAC_data_alignment DAC data alignment
  235. * @{
  236. */
  237. #define DAC_ALIGN_12B_R 0x00000000U
  238. #define DAC_ALIGN_12B_L 0x00000004U
  239. #define DAC_ALIGN_8B_R 0x00000008U
  240. /**
  241. * @}
  242. */
  243. /** @defgroup DAC_flags_definition DAC flags definition
  244. * @{
  245. */
  246. #define DAC_FLAG_DMAUDR1 (DAC_SR_DMAUDR1)
  247. #define DAC_FLAG_DMAUDR2 (DAC_SR_DMAUDR2)
  248. /**
  249. * @}
  250. */
  251. /** @defgroup DAC_IT_definition DAC IT definition
  252. * @{
  253. */
  254. #define DAC_IT_DMAUDR1 (DAC_SR_DMAUDR1)
  255. #define DAC_IT_DMAUDR2 (DAC_SR_DMAUDR2)
  256. /**
  257. * @}
  258. */
  259. /** @defgroup DAC_ConnectOnChipPeripheral DAC ConnectOnChipPeripheral
  260. * @{
  261. */
  262. #define DAC_CHIPCONNECT_DISABLE 0x00000000U
  263. #define DAC_CHIPCONNECT_ENABLE (DAC_MCR_MODE1_0)
  264. /**
  265. * @}
  266. */
  267. /** @defgroup DAC_UserTrimming DAC User Trimming
  268. * @{
  269. */
  270. #define DAC_TRIMMING_FACTORY 0x00000000U /*!< Factory trimming */
  271. #define DAC_TRIMMING_USER 0x00000001U /*!< User trimming */
  272. /**
  273. * @}
  274. */
  275. /** @defgroup DAC_SampleAndHold DAC power mode
  276. * @{
  277. */
  278. #define DAC_SAMPLEANDHOLD_DISABLE 0x00000000U
  279. #define DAC_SAMPLEANDHOLD_ENABLE (DAC_MCR_MODE1_2)
  280. /**
  281. * @}
  282. */
  283. #if defined (STM32L4P5xx) || defined (STM32L4Q5xx) || defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx)
  284. /** @defgroup DAC_HighFrequency DAC high frequency interface mode
  285. * @{
  286. */
  287. #define DAC_HIGH_FREQUENCY_INTERFACE_MODE_DISABLE 0x00000000U /*!< High frequency interface mode disabled */
  288. #define DAC_HIGH_FREQUENCY_INTERFACE_MODE_ABOVE_80MHZ (DAC_CR_HFSEL) /*!< High frequency interface mode compatible to AHB>80MHz enabled */
  289. #define DAC_HIGH_FREQUENCY_INTERFACE_MODE_AUTOMATIC 0x00000002U /*!< High frequency interface mode automatic */
  290. /**
  291. * @}
  292. */
  293. #endif /* STM32L4P5xx STM32L4Q5xx STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */
  294. /**
  295. * @}
  296. */
  297. /* Exported macro ------------------------------------------------------------*/
  298. /** @defgroup DAC_Exported_Macros DAC Exported Macros
  299. * @{
  300. */
  301. /** @brief Reset DAC handle state.
  302. * @param __HANDLE__ specifies the DAC handle.
  303. * @retval None
  304. */
  305. #if (USE_HAL_DAC_REGISTER_CALLBACKS == 1)
  306. #define __HAL_DAC_RESET_HANDLE_STATE(__HANDLE__) do { \
  307. (__HANDLE__)->State = HAL_DAC_STATE_RESET; \
  308. (__HANDLE__)->MspInitCallback = NULL; \
  309. (__HANDLE__)->MspDeInitCallback = NULL; \
  310. } while(0)
  311. #else
  312. #define __HAL_DAC_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DAC_STATE_RESET)
  313. #endif /* USE_HAL_DAC_REGISTER_CALLBACKS */
  314. /** @brief Enable the DAC channel.
  315. * @param __HANDLE__ specifies the DAC handle.
  316. * @param __DAC_Channel__ specifies the DAC channel
  317. * @retval None
  318. */
  319. #define __HAL_DAC_ENABLE(__HANDLE__, __DAC_Channel__) \
  320. ((__HANDLE__)->Instance->CR |= (DAC_CR_EN1 << ((__DAC_Channel__) & 0x10UL)))
  321. /** @brief Disable the DAC channel.
  322. * @param __HANDLE__ specifies the DAC handle
  323. * @param __DAC_Channel__ specifies the DAC channel.
  324. * @retval None
  325. */
  326. #define __HAL_DAC_DISABLE(__HANDLE__, __DAC_Channel__) \
  327. ((__HANDLE__)->Instance->CR &= ~(DAC_CR_EN1 << ((__DAC_Channel__) & 0x10UL)))
  328. /** @brief Set DHR12R1 alignment.
  329. * @param __ALIGNMENT__ specifies the DAC alignment
  330. * @retval None
  331. */
  332. #define DAC_DHR12R1_ALIGNMENT(__ALIGNMENT__) (0x00000008U + (__ALIGNMENT__))
  333. /** @brief Set DHR12R2 alignment.
  334. * @param __ALIGNMENT__ specifies the DAC alignment
  335. * @retval None
  336. */
  337. #define DAC_DHR12R2_ALIGNMENT(__ALIGNMENT__) (0x00000014U + (__ALIGNMENT__))
  338. /** @brief Set DHR12RD alignment.
  339. * @param __ALIGNMENT__ specifies the DAC alignment
  340. * @retval None
  341. */
  342. #define DAC_DHR12RD_ALIGNMENT(__ALIGNMENT__) (0x00000020U + (__ALIGNMENT__))
  343. /** @brief Enable the DAC interrupt.
  344. * @param __HANDLE__ specifies the DAC handle
  345. * @param __INTERRUPT__ specifies the DAC interrupt.
  346. * This parameter can be any combination of the following values:
  347. * @arg DAC_IT_DMAUDR1: DAC channel 1 DMA underrun interrupt
  348. * @arg DAC_IT_DMAUDR2: DAC channel 2 DMA underrun interrupt
  349. * @retval None
  350. */
  351. #define __HAL_DAC_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR) |= (__INTERRUPT__))
  352. /** @brief Disable the DAC interrupt.
  353. * @param __HANDLE__ specifies the DAC handle
  354. * @param __INTERRUPT__ specifies the DAC interrupt.
  355. * This parameter can be any combination of the following values:
  356. * @arg DAC_IT_DMAUDR1: DAC channel 1 DMA underrun interrupt
  357. * @arg DAC_IT_DMAUDR2: DAC channel 2 DMA underrun interrupt
  358. * @retval None
  359. */
  360. #define __HAL_DAC_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR) &= ~(__INTERRUPT__))
  361. /** @brief Check whether the specified DAC interrupt source is enabled or not.
  362. * @param __HANDLE__ DAC handle
  363. * @param __INTERRUPT__ DAC interrupt source to check
  364. * This parameter can be any combination of the following values:
  365. * @arg DAC_IT_DMAUDR1: DAC channel 1 DMA underrun interrupt
  366. * @arg DAC_IT_DMAUDR2: DAC channel 2 DMA underrun interrupt
  367. * @retval State of interruption (SET or RESET)
  368. */
  369. #define __HAL_DAC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CR & (__INTERRUPT__)) == (__INTERRUPT__))
  370. /** @brief Get the selected DAC's flag status.
  371. * @param __HANDLE__ specifies the DAC handle.
  372. * @param __FLAG__ specifies the DAC flag to get.
  373. * This parameter can be any combination of the following values:
  374. * @arg DAC_FLAG_DMAUDR1: DAC channel 1 DMA underrun flag
  375. * @arg DAC_FLAG_DMAUDR2: DAC channel 2 DMA underrun flag
  376. * @retval None
  377. */
  378. #define __HAL_DAC_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
  379. /** @brief Clear the DAC's flag.
  380. * @param __HANDLE__ specifies the DAC handle.
  381. * @param __FLAG__ specifies the DAC flag to clear.
  382. * This parameter can be any combination of the following values:
  383. * @arg DAC_FLAG_DMAUDR1: DAC channel 1 DMA underrun flag
  384. * @arg DAC_FLAG_DMAUDR2: DAC channel 2 DMA underrun flag
  385. * @retval None
  386. */
  387. #define __HAL_DAC_CLEAR_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR) = (__FLAG__))
  388. /**
  389. * @}
  390. */
  391. /* Private macro -------------------------------------------------------------*/
  392. /** @defgroup DAC_Private_Macros DAC Private Macros
  393. * @{
  394. */
  395. #define IS_DAC_OUTPUT_BUFFER_STATE(STATE) (((STATE) == DAC_OUTPUTBUFFER_ENABLE) || \
  396. ((STATE) == DAC_OUTPUTBUFFER_DISABLE))
  397. #if defined (STM32L431xx) || defined (STM32L432xx) || defined (STM32L433xx) || defined (STM32L442xx) || defined (STM32L443xx) || \
  398. defined (STM32L471xx) || defined (STM32L475xx) || defined (STM32L476xx) || defined (STM32L485xx) || defined (STM32L486xx) || defined (STM32L496xx) || defined (STM32L4A6xx) || \
  399. defined (STM32L4P5xx) || defined (STM32L4Q5xx) || \
  400. defined (STM32L4R5xx) || defined (STM32L4R7xx) || defined (STM32L4R9xx) || defined (STM32L4S5xx) || defined (STM32L4S7xx) || defined(STM32L4S9xx)
  401. #define IS_DAC_CHANNEL(CHANNEL) (((CHANNEL) == DAC_CHANNEL_1) || \
  402. ((CHANNEL) == DAC_CHANNEL_2))
  403. #endif /* STM32L431xx STM32L432xx STM32L433xx STM32L442xx STM32L443xx */
  404. /* STM32L471xx STM32L475xx STM32L476xx STM32L485xx STM32L486xx STM32L496xx STM32L4A6xx */
  405. /* STM32L4P5xx STM32L4Q5xx */
  406. /* STM32L4R5xx STM32L4R7xx STM32L4R9xx STM32L4S5xx STM32L4S7xx STM32L4S9xx */
  407. #if defined (STM32L451xx) || defined (STM32L452xx) || defined (STM32L462xx)
  408. #define IS_DAC_CHANNEL(CHANNEL) ((CHANNEL) == DAC_CHANNEL_1)
  409. #endif /* STM32L451xx STM32L452xx STM32L462xx */
  410. #define IS_DAC_ALIGN(ALIGN) (((ALIGN) == DAC_ALIGN_12B_R) || \
  411. ((ALIGN) == DAC_ALIGN_12B_L) || \
  412. ((ALIGN) == DAC_ALIGN_8B_R))
  413. #define IS_DAC_DATA(DATA) ((DATA) <= 0xFFF0U)
  414. #define IS_DAC_REFRESHTIME(TIME) ((TIME) <= 0x000000FFU)
  415. /**
  416. * @}
  417. */
  418. /* Include DAC HAL Extended module */
  419. #include "stm32l4xx_hal_dac_ex.h"
  420. /* Exported functions --------------------------------------------------------*/
  421. /** @addtogroup DAC_Exported_Functions
  422. * @{
  423. */
  424. /** @addtogroup DAC_Exported_Functions_Group1
  425. * @{
  426. */
  427. /* Initialization and de-initialization functions *****************************/
  428. HAL_StatusTypeDef HAL_DAC_Init(DAC_HandleTypeDef *hdac);
  429. HAL_StatusTypeDef HAL_DAC_DeInit(DAC_HandleTypeDef *hdac);
  430. void HAL_DAC_MspInit(DAC_HandleTypeDef *hdac);
  431. void HAL_DAC_MspDeInit(DAC_HandleTypeDef *hdac);
  432. /**
  433. * @}
  434. */
  435. /** @addtogroup DAC_Exported_Functions_Group2
  436. * @{
  437. */
  438. /* IO operation functions *****************************************************/
  439. HAL_StatusTypeDef HAL_DAC_Start(DAC_HandleTypeDef *hdac, uint32_t Channel);
  440. HAL_StatusTypeDef HAL_DAC_Stop(DAC_HandleTypeDef *hdac, uint32_t Channel);
  441. HAL_StatusTypeDef HAL_DAC_Start_DMA(DAC_HandleTypeDef *hdac, uint32_t Channel, uint32_t *pData, uint32_t Length,
  442. uint32_t Alignment);
  443. HAL_StatusTypeDef HAL_DAC_Stop_DMA(DAC_HandleTypeDef *hdac, uint32_t Channel);
  444. void HAL_DAC_IRQHandler(DAC_HandleTypeDef *hdac);
  445. HAL_StatusTypeDef HAL_DAC_SetValue(DAC_HandleTypeDef *hdac, uint32_t Channel, uint32_t Alignment, uint32_t Data);
  446. void HAL_DAC_ConvCpltCallbackCh1(DAC_HandleTypeDef *hdac);
  447. void HAL_DAC_ConvHalfCpltCallbackCh1(DAC_HandleTypeDef *hdac);
  448. void HAL_DAC_ErrorCallbackCh1(DAC_HandleTypeDef *hdac);
  449. void HAL_DAC_DMAUnderrunCallbackCh1(DAC_HandleTypeDef *hdac);
  450. #if (USE_HAL_DAC_REGISTER_CALLBACKS == 1)
  451. /* DAC callback registering/unregistering */
  452. HAL_StatusTypeDef HAL_DAC_RegisterCallback(DAC_HandleTypeDef *hdac, HAL_DAC_CallbackIDTypeDef CallbackID,
  453. pDAC_CallbackTypeDef pCallback);
  454. HAL_StatusTypeDef HAL_DAC_UnRegisterCallback(DAC_HandleTypeDef *hdac, HAL_DAC_CallbackIDTypeDef CallbackID);
  455. #endif /* USE_HAL_DAC_REGISTER_CALLBACKS */
  456. /**
  457. * @}
  458. */
  459. /** @addtogroup DAC_Exported_Functions_Group3
  460. * @{
  461. */
  462. /* Peripheral Control functions ***********************************************/
  463. uint32_t HAL_DAC_GetValue(DAC_HandleTypeDef *hdac, uint32_t Channel);
  464. HAL_StatusTypeDef HAL_DAC_ConfigChannel(DAC_HandleTypeDef *hdac, DAC_ChannelConfTypeDef *sConfig, uint32_t Channel);
  465. /**
  466. * @}
  467. */
  468. /** @addtogroup DAC_Exported_Functions_Group4
  469. * @{
  470. */
  471. /* Peripheral State and Error functions ***************************************/
  472. HAL_DAC_StateTypeDef HAL_DAC_GetState(DAC_HandleTypeDef *hdac);
  473. uint32_t HAL_DAC_GetError(DAC_HandleTypeDef *hdac);
  474. /**
  475. * @}
  476. */
  477. /**
  478. * @}
  479. */
  480. /** @defgroup DAC_Private_Functions DAC Private Functions
  481. * @{
  482. */
  483. void DAC_DMAConvCpltCh1(DMA_HandleTypeDef *hdma);
  484. void DAC_DMAErrorCh1(DMA_HandleTypeDef *hdma);
  485. void DAC_DMAHalfConvCpltCh1(DMA_HandleTypeDef *hdma);
  486. /**
  487. * @}
  488. */
  489. /**
  490. * @}
  491. */
  492. #endif /* DAC1 */
  493. /**
  494. * @}
  495. */
  496. #ifdef __cplusplus
  497. }
  498. #endif
  499. #endif /*STM32L4xx_HAL_DAC_H */