stm32f1xx_ll_spi.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_ll_spi.c
  4. * @author MCD Application Team
  5. * @brief SPI LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2016 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. #if defined(USE_FULL_LL_DRIVER)
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "stm32f1xx_ll_spi.h"
  21. #include "stm32f1xx_ll_bus.h"
  22. #include "stm32f1xx_ll_rcc.h"
  23. #ifdef USE_FULL_ASSERT
  24. #include "stm32_assert.h"
  25. #else
  26. #define assert_param(expr) ((void)0U)
  27. #endif /* USE_FULL_ASSERT */
  28. /** @addtogroup STM32F1xx_LL_Driver
  29. * @{
  30. */
  31. #if defined (SPI1) || defined (SPI2) || defined (SPI3)
  32. /** @addtogroup SPI_LL
  33. * @{
  34. */
  35. /* Private types -------------------------------------------------------------*/
  36. /* Private variables ---------------------------------------------------------*/
  37. /* Private constants ---------------------------------------------------------*/
  38. /** @defgroup SPI_LL_Private_Constants SPI Private Constants
  39. * @{
  40. */
  41. /* SPI registers Masks */
  42. #define SPI_CR1_CLEAR_MASK (SPI_CR1_CPHA | SPI_CR1_CPOL | SPI_CR1_MSTR | \
  43. SPI_CR1_BR | SPI_CR1_LSBFIRST | SPI_CR1_SSI | \
  44. SPI_CR1_SSM | SPI_CR1_RXONLY | SPI_CR1_DFF | \
  45. SPI_CR1_CRCNEXT | SPI_CR1_CRCEN | SPI_CR1_BIDIOE | \
  46. SPI_CR1_BIDIMODE)
  47. /**
  48. * @}
  49. */
  50. /* Private macros ------------------------------------------------------------*/
  51. /** @defgroup SPI_LL_Private_Macros SPI Private Macros
  52. * @{
  53. */
  54. #define IS_LL_SPI_TRANSFER_DIRECTION(__VALUE__) (((__VALUE__) == LL_SPI_FULL_DUPLEX) \
  55. || ((__VALUE__) == LL_SPI_SIMPLEX_RX) \
  56. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_RX) \
  57. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_TX))
  58. #define IS_LL_SPI_MODE(__VALUE__) (((__VALUE__) == LL_SPI_MODE_MASTER) \
  59. || ((__VALUE__) == LL_SPI_MODE_SLAVE))
  60. #define IS_LL_SPI_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_SPI_DATAWIDTH_8BIT) \
  61. || ((__VALUE__) == LL_SPI_DATAWIDTH_16BIT))
  62. #define IS_LL_SPI_POLARITY(__VALUE__) (((__VALUE__) == LL_SPI_POLARITY_LOW) \
  63. || ((__VALUE__) == LL_SPI_POLARITY_HIGH))
  64. #define IS_LL_SPI_PHASE(__VALUE__) (((__VALUE__) == LL_SPI_PHASE_1EDGE) \
  65. || ((__VALUE__) == LL_SPI_PHASE_2EDGE))
  66. #define IS_LL_SPI_NSS(__VALUE__) (((__VALUE__) == LL_SPI_NSS_SOFT) \
  67. || ((__VALUE__) == LL_SPI_NSS_HARD_INPUT) \
  68. || ((__VALUE__) == LL_SPI_NSS_HARD_OUTPUT))
  69. #define IS_LL_SPI_BAUDRATE(__VALUE__) (((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV2) \
  70. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV4) \
  71. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV8) \
  72. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV16) \
  73. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV32) \
  74. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV64) \
  75. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV128) \
  76. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV256))
  77. #define IS_LL_SPI_BITORDER(__VALUE__) (((__VALUE__) == LL_SPI_LSB_FIRST) \
  78. || ((__VALUE__) == LL_SPI_MSB_FIRST))
  79. #define IS_LL_SPI_CRCCALCULATION(__VALUE__) (((__VALUE__) == LL_SPI_CRCCALCULATION_ENABLE) \
  80. || ((__VALUE__) == LL_SPI_CRCCALCULATION_DISABLE))
  81. #define IS_LL_SPI_CRC_POLYNOMIAL(__VALUE__) ((__VALUE__) >= 0x1U)
  82. /**
  83. * @}
  84. */
  85. /* Private function prototypes -----------------------------------------------*/
  86. /* Exported functions --------------------------------------------------------*/
  87. /** @addtogroup SPI_LL_Exported_Functions
  88. * @{
  89. */
  90. /** @addtogroup SPI_LL_EF_Init
  91. * @{
  92. */
  93. /**
  94. * @brief De-initialize the SPI registers to their default reset values.
  95. * @param SPIx SPI Instance
  96. * @retval An ErrorStatus enumeration value:
  97. * - SUCCESS: SPI registers are de-initialized
  98. * - ERROR: SPI registers are not de-initialized
  99. */
  100. ErrorStatus LL_SPI_DeInit(const SPI_TypeDef *SPIx)
  101. {
  102. ErrorStatus status = ERROR;
  103. /* Check the parameters */
  104. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  105. #if defined(SPI1)
  106. if (SPIx == SPI1)
  107. {
  108. /* Force reset of SPI clock */
  109. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI1);
  110. /* Release reset of SPI clock */
  111. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI1);
  112. status = SUCCESS;
  113. }
  114. #endif /* SPI1 */
  115. #if defined(SPI2)
  116. if (SPIx == SPI2)
  117. {
  118. /* Force reset of SPI clock */
  119. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI2);
  120. /* Release reset of SPI clock */
  121. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI2);
  122. status = SUCCESS;
  123. }
  124. #endif /* SPI2 */
  125. #if defined(SPI3)
  126. if (SPIx == SPI3)
  127. {
  128. /* Force reset of SPI clock */
  129. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI3);
  130. /* Release reset of SPI clock */
  131. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI3);
  132. status = SUCCESS;
  133. }
  134. #endif /* SPI3 */
  135. return status;
  136. }
  137. /**
  138. * @brief Initialize the SPI registers according to the specified parameters in SPI_InitStruct.
  139. * @note As some bits in SPI configuration registers can only be written when the
  140. * SPI is disabled (SPI_CR1_SPE bit = 0), SPI peripheral should be in disabled state prior
  141. * calling this function. Otherwise, ERROR result will be returned.
  142. * @param SPIx SPI Instance
  143. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  144. * @retval An ErrorStatus enumeration value. (Return always SUCCESS)
  145. */
  146. ErrorStatus LL_SPI_Init(SPI_TypeDef *SPIx, LL_SPI_InitTypeDef *SPI_InitStruct)
  147. {
  148. ErrorStatus status = ERROR;
  149. /* Check the SPI Instance SPIx*/
  150. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  151. /* Check the SPI parameters from SPI_InitStruct*/
  152. assert_param(IS_LL_SPI_TRANSFER_DIRECTION(SPI_InitStruct->TransferDirection));
  153. assert_param(IS_LL_SPI_MODE(SPI_InitStruct->Mode));
  154. assert_param(IS_LL_SPI_DATAWIDTH(SPI_InitStruct->DataWidth));
  155. assert_param(IS_LL_SPI_POLARITY(SPI_InitStruct->ClockPolarity));
  156. assert_param(IS_LL_SPI_PHASE(SPI_InitStruct->ClockPhase));
  157. assert_param(IS_LL_SPI_NSS(SPI_InitStruct->NSS));
  158. assert_param(IS_LL_SPI_BAUDRATE(SPI_InitStruct->BaudRate));
  159. assert_param(IS_LL_SPI_BITORDER(SPI_InitStruct->BitOrder));
  160. assert_param(IS_LL_SPI_CRCCALCULATION(SPI_InitStruct->CRCCalculation));
  161. if (LL_SPI_IsEnabled(SPIx) == 0x00000000U)
  162. {
  163. /*---------------------------- SPIx CR1 Configuration ------------------------
  164. * Configure SPIx CR1 with parameters:
  165. * - TransferDirection: SPI_CR1_BIDIMODE, SPI_CR1_BIDIOE and SPI_CR1_RXONLY bits
  166. * - Master/Slave Mode: SPI_CR1_MSTR bit
  167. * - DataWidth: SPI_CR1_DFF bit
  168. * - ClockPolarity: SPI_CR1_CPOL bit
  169. * - ClockPhase: SPI_CR1_CPHA bit
  170. * - NSS management: SPI_CR1_SSM bit
  171. * - BaudRate prescaler: SPI_CR1_BR[2:0] bits
  172. * - BitOrder: SPI_CR1_LSBFIRST bit
  173. * - CRCCalculation: SPI_CR1_CRCEN bit
  174. */
  175. MODIFY_REG(SPIx->CR1,
  176. SPI_CR1_CLEAR_MASK,
  177. SPI_InitStruct->TransferDirection | SPI_InitStruct->Mode | SPI_InitStruct->DataWidth |
  178. SPI_InitStruct->ClockPolarity | SPI_InitStruct->ClockPhase |
  179. SPI_InitStruct->NSS | SPI_InitStruct->BaudRate |
  180. SPI_InitStruct->BitOrder | SPI_InitStruct->CRCCalculation);
  181. /*---------------------------- SPIx CR2 Configuration ------------------------
  182. * Configure SPIx CR2 with parameters:
  183. * - NSS management: SSOE bit
  184. */
  185. MODIFY_REG(SPIx->CR2, SPI_CR2_SSOE, (SPI_InitStruct->NSS >> 16U));
  186. /*---------------------------- SPIx CRCPR Configuration ----------------------
  187. * Configure SPIx CRCPR with parameters:
  188. * - CRCPoly: CRCPOLY[15:0] bits
  189. */
  190. if (SPI_InitStruct->CRCCalculation == LL_SPI_CRCCALCULATION_ENABLE)
  191. {
  192. assert_param(IS_LL_SPI_CRC_POLYNOMIAL(SPI_InitStruct->CRCPoly));
  193. LL_SPI_SetCRCPolynomial(SPIx, SPI_InitStruct->CRCPoly);
  194. }
  195. status = SUCCESS;
  196. }
  197. #if defined (SPI_I2S_SUPPORT)
  198. /* Activate the SPI mode (Reset I2SMOD bit in I2SCFGR register) */
  199. CLEAR_BIT(SPIx->I2SCFGR, SPI_I2SCFGR_I2SMOD);
  200. #endif /* SPI_I2S_SUPPORT */
  201. return status;
  202. }
  203. /**
  204. * @brief Set each @ref LL_SPI_InitTypeDef field to default value.
  205. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  206. * whose fields will be set to default values.
  207. * @retval None
  208. */
  209. void LL_SPI_StructInit(LL_SPI_InitTypeDef *SPI_InitStruct)
  210. {
  211. /* Set SPI_InitStruct fields to default values */
  212. SPI_InitStruct->TransferDirection = LL_SPI_FULL_DUPLEX;
  213. SPI_InitStruct->Mode = LL_SPI_MODE_SLAVE;
  214. SPI_InitStruct->DataWidth = LL_SPI_DATAWIDTH_8BIT;
  215. SPI_InitStruct->ClockPolarity = LL_SPI_POLARITY_LOW;
  216. SPI_InitStruct->ClockPhase = LL_SPI_PHASE_1EDGE;
  217. SPI_InitStruct->NSS = LL_SPI_NSS_HARD_INPUT;
  218. SPI_InitStruct->BaudRate = LL_SPI_BAUDRATEPRESCALER_DIV2;
  219. SPI_InitStruct->BitOrder = LL_SPI_MSB_FIRST;
  220. SPI_InitStruct->CRCCalculation = LL_SPI_CRCCALCULATION_DISABLE;
  221. SPI_InitStruct->CRCPoly = 7U;
  222. }
  223. /**
  224. * @}
  225. */
  226. /**
  227. * @}
  228. */
  229. /**
  230. * @}
  231. */
  232. #if defined(SPI_I2S_SUPPORT)
  233. /** @addtogroup I2S_LL
  234. * @{
  235. */
  236. /* Private types -------------------------------------------------------------*/
  237. /* Private variables ---------------------------------------------------------*/
  238. /* Private constants ---------------------------------------------------------*/
  239. /** @defgroup I2S_LL_Private_Constants I2S Private Constants
  240. * @{
  241. */
  242. /* I2S registers Masks */
  243. #define I2S_I2SCFGR_CLEAR_MASK (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
  244. SPI_I2SCFGR_CKPOL | SPI_I2SCFGR_I2SSTD | \
  245. SPI_I2SCFGR_I2SCFG | SPI_I2SCFGR_I2SMOD )
  246. #define I2S_I2SPR_CLEAR_MASK 0x0002U
  247. /**
  248. * @}
  249. */
  250. /* Private macros ------------------------------------------------------------*/
  251. /** @defgroup I2S_LL_Private_Macros I2S Private Macros
  252. * @{
  253. */
  254. #define IS_LL_I2S_DATAFORMAT(__VALUE__) (((__VALUE__) == LL_I2S_DATAFORMAT_16B) \
  255. || ((__VALUE__) == LL_I2S_DATAFORMAT_16B_EXTENDED) \
  256. || ((__VALUE__) == LL_I2S_DATAFORMAT_24B) \
  257. || ((__VALUE__) == LL_I2S_DATAFORMAT_32B))
  258. #define IS_LL_I2S_CPOL(__VALUE__) (((__VALUE__) == LL_I2S_POLARITY_LOW) \
  259. || ((__VALUE__) == LL_I2S_POLARITY_HIGH))
  260. #define IS_LL_I2S_STANDARD(__VALUE__) (((__VALUE__) == LL_I2S_STANDARD_PHILIPS) \
  261. || ((__VALUE__) == LL_I2S_STANDARD_MSB) \
  262. || ((__VALUE__) == LL_I2S_STANDARD_LSB) \
  263. || ((__VALUE__) == LL_I2S_STANDARD_PCM_SHORT) \
  264. || ((__VALUE__) == LL_I2S_STANDARD_PCM_LONG))
  265. #define IS_LL_I2S_MODE(__VALUE__) (((__VALUE__) == LL_I2S_MODE_SLAVE_TX) \
  266. || ((__VALUE__) == LL_I2S_MODE_SLAVE_RX) \
  267. || ((__VALUE__) == LL_I2S_MODE_MASTER_TX) \
  268. || ((__VALUE__) == LL_I2S_MODE_MASTER_RX))
  269. #define IS_LL_I2S_MCLK_OUTPUT(__VALUE__) (((__VALUE__) == LL_I2S_MCLK_OUTPUT_ENABLE) \
  270. || ((__VALUE__) == LL_I2S_MCLK_OUTPUT_DISABLE))
  271. #define IS_LL_I2S_AUDIO_FREQ(__VALUE__) ((((__VALUE__) >= LL_I2S_AUDIOFREQ_8K) \
  272. && ((__VALUE__) <= LL_I2S_AUDIOFREQ_192K)) \
  273. || ((__VALUE__) == LL_I2S_AUDIOFREQ_DEFAULT))
  274. #define IS_LL_I2S_PRESCALER_LINEAR(__VALUE__) ((__VALUE__) >= 0x2U)
  275. #define IS_LL_I2S_PRESCALER_PARITY(__VALUE__) (((__VALUE__) == LL_I2S_PRESCALER_PARITY_EVEN) \
  276. || ((__VALUE__) == LL_I2S_PRESCALER_PARITY_ODD))
  277. /**
  278. * @}
  279. */
  280. /* Private function prototypes -----------------------------------------------*/
  281. /* Exported functions --------------------------------------------------------*/
  282. /** @addtogroup I2S_LL_Exported_Functions
  283. * @{
  284. */
  285. /** @addtogroup I2S_LL_EF_Init
  286. * @{
  287. */
  288. /**
  289. * @brief De-initialize the SPI/I2S registers to their default reset values.
  290. * @param SPIx SPI Instance
  291. * @retval An ErrorStatus enumeration value:
  292. * - SUCCESS: SPI registers are de-initialized
  293. * - ERROR: SPI registers are not de-initialized
  294. */
  295. ErrorStatus LL_I2S_DeInit(const SPI_TypeDef *SPIx)
  296. {
  297. return LL_SPI_DeInit(SPIx);
  298. }
  299. /**
  300. * @brief Initializes the SPI/I2S registers according to the specified parameters in I2S_InitStruct.
  301. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  302. * SPI peripheral should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  303. * @param SPIx SPI Instance
  304. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  305. * @retval An ErrorStatus enumeration value:
  306. * - SUCCESS: SPI registers are Initialized
  307. * - ERROR: SPI registers are not Initialized
  308. */
  309. ErrorStatus LL_I2S_Init(SPI_TypeDef *SPIx, LL_I2S_InitTypeDef *I2S_InitStruct)
  310. {
  311. uint32_t i2sdiv = 2U;
  312. uint32_t i2sodd = 0U;
  313. uint32_t packetlength = 1U;
  314. uint32_t tmp;
  315. LL_RCC_ClocksTypeDef rcc_clocks;
  316. uint32_t sourceclock;
  317. ErrorStatus status = ERROR;
  318. /* Check the I2S parameters */
  319. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  320. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  321. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  322. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  323. assert_param(IS_LL_I2S_MCLK_OUTPUT(I2S_InitStruct->MCLKOutput));
  324. assert_param(IS_LL_I2S_AUDIO_FREQ(I2S_InitStruct->AudioFreq));
  325. assert_param(IS_LL_I2S_CPOL(I2S_InitStruct->ClockPolarity));
  326. if (LL_I2S_IsEnabled(SPIx) == 0x00000000U)
  327. {
  328. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  329. * Configure SPIx I2SCFGR with parameters:
  330. * - Mode: SPI_I2SCFGR_I2SCFG[1:0] bit
  331. * - Standard: SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  332. * - DataFormat: SPI_I2SCFGR_CHLEN and SPI_I2SCFGR_DATLEN bits
  333. * - ClockPolarity: SPI_I2SCFGR_CKPOL bit
  334. */
  335. /* Write to SPIx I2SCFGR */
  336. MODIFY_REG(SPIx->I2SCFGR,
  337. I2S_I2SCFGR_CLEAR_MASK,
  338. I2S_InitStruct->Mode | I2S_InitStruct->Standard |
  339. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  340. SPI_I2SCFGR_I2SMOD);
  341. /*---------------------------- SPIx I2SPR Configuration ----------------------
  342. * Configure SPIx I2SPR with parameters:
  343. * - MCLKOutput: SPI_I2SPR_MCKOE bit
  344. * - AudioFreq: SPI_I2SPR_I2SDIV[7:0] and SPI_I2SPR_ODD bits
  345. */
  346. /* If the requested audio frequency is not the default, compute the prescaler (i2sodd, i2sdiv)
  347. * else, default values are used: i2sodd = 0U, i2sdiv = 2U.
  348. */
  349. if (I2S_InitStruct->AudioFreq != LL_I2S_AUDIOFREQ_DEFAULT)
  350. {
  351. /* Check the frame length (For the Prescaler computing)
  352. * Default value: LL_I2S_DATAFORMAT_16B (packetlength = 1U).
  353. */
  354. if (I2S_InitStruct->DataFormat != LL_I2S_DATAFORMAT_16B)
  355. {
  356. /* Packet length is 32 bits */
  357. packetlength = 2U;
  358. }
  359. /* I2S Clock source is System clock: Get System Clock frequency */
  360. LL_RCC_GetSystemClocksFreq(&rcc_clocks);
  361. /* Get the source clock value: based on System Clock value */
  362. sourceclock = rcc_clocks.SYSCLK_Frequency;
  363. /* Compute the Real divider depending on the MCLK output state with a floating point */
  364. if (I2S_InitStruct->MCLKOutput == LL_I2S_MCLK_OUTPUT_ENABLE)
  365. {
  366. /* MCLK output is enabled */
  367. tmp = (((((sourceclock / 256U) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  368. }
  369. else
  370. {
  371. /* MCLK output is disabled */
  372. tmp = (((((sourceclock / (32U * packetlength)) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  373. }
  374. /* Remove the floating point */
  375. tmp = tmp / 10U;
  376. /* Check the parity of the divider */
  377. i2sodd = (tmp & (uint16_t)0x0001U);
  378. /* Compute the i2sdiv prescaler */
  379. i2sdiv = ((tmp - i2sodd) / 2U);
  380. /* Get the Mask for the Odd bit (SPI_I2SPR[8]) register */
  381. i2sodd = (i2sodd << 8U);
  382. }
  383. /* Test if the divider is 1 or 0 or greater than 0xFF */
  384. if ((i2sdiv < 2U) || (i2sdiv > 0xFFU))
  385. {
  386. /* Set the default values */
  387. i2sdiv = 2U;
  388. i2sodd = 0U;
  389. }
  390. /* Write to SPIx I2SPR register the computed value */
  391. WRITE_REG(SPIx->I2SPR, i2sdiv | i2sodd | I2S_InitStruct->MCLKOutput);
  392. status = SUCCESS;
  393. }
  394. return status;
  395. }
  396. /**
  397. * @brief Set each @ref LL_I2S_InitTypeDef field to default value.
  398. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  399. * whose fields will be set to default values.
  400. * @retval None
  401. */
  402. void LL_I2S_StructInit(LL_I2S_InitTypeDef *I2S_InitStruct)
  403. {
  404. /*--------------- Reset I2S init structure parameters values -----------------*/
  405. I2S_InitStruct->Mode = LL_I2S_MODE_SLAVE_TX;
  406. I2S_InitStruct->Standard = LL_I2S_STANDARD_PHILIPS;
  407. I2S_InitStruct->DataFormat = LL_I2S_DATAFORMAT_16B;
  408. I2S_InitStruct->MCLKOutput = LL_I2S_MCLK_OUTPUT_DISABLE;
  409. I2S_InitStruct->AudioFreq = LL_I2S_AUDIOFREQ_DEFAULT;
  410. I2S_InitStruct->ClockPolarity = LL_I2S_POLARITY_LOW;
  411. }
  412. /**
  413. * @brief Set linear and parity prescaler.
  414. * @note To calculate value of PrescalerLinear(I2SDIV[7:0] bits) and PrescalerParity(ODD bit)\n
  415. * Check Audio frequency table and formulas inside Reference Manual (SPI/I2S).
  416. * @param SPIx SPI Instance
  417. * @param PrescalerLinear value Min_Data=0x02 and Max_Data=0xFF.
  418. * @param PrescalerParity This parameter can be one of the following values:
  419. * @arg @ref LL_I2S_PRESCALER_PARITY_EVEN
  420. * @arg @ref LL_I2S_PRESCALER_PARITY_ODD
  421. * @retval None
  422. */
  423. void LL_I2S_ConfigPrescaler(SPI_TypeDef *SPIx, uint32_t PrescalerLinear, uint32_t PrescalerParity)
  424. {
  425. /* Check the I2S parameters */
  426. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  427. assert_param(IS_LL_I2S_PRESCALER_LINEAR(PrescalerLinear));
  428. assert_param(IS_LL_I2S_PRESCALER_PARITY(PrescalerParity));
  429. /* Write to SPIx I2SPR */
  430. MODIFY_REG(SPIx->I2SPR, SPI_I2SPR_I2SDIV | SPI_I2SPR_ODD, PrescalerLinear | (PrescalerParity << 8U));
  431. }
  432. /**
  433. * @}
  434. */
  435. /**
  436. * @}
  437. */
  438. /**
  439. * @}
  440. */
  441. #endif /* SPI_I2S_SUPPORT */
  442. #endif /* defined (SPI1) || defined (SPI2) || defined (SPI3) */
  443. /**
  444. * @}
  445. */
  446. #endif /* USE_FULL_LL_DRIVER */